xref: /openbmc/u-boot/include/configs/omap3_evm.h (revision 76ee9a2c3ba0b642e61ad282386953fcdfc659c7)
1ad9bc8e5SDirk Behme /*
2ad9bc8e5SDirk Behme  * (C) Copyright 2006-2008
3ad9bc8e5SDirk Behme  * Texas Instruments.
4ad9bc8e5SDirk Behme  * Author :
5ad9bc8e5SDirk Behme  *	Manikandan Pillai <mani.pillai@ti.com>
6ad9bc8e5SDirk Behme  * Derived from Beagle Board and 3430 SDP code by
7ad9bc8e5SDirk Behme  *	Richard Woodruff <r-woodruff2@ti.com>
8ad9bc8e5SDirk Behme  *	Syed Mohammed Khasim <khasim@ti.com>
9ad9bc8e5SDirk Behme  *
10ad9bc8e5SDirk Behme  * Manikandan Pillai <mani.pillai@ti.com>
11ad9bc8e5SDirk Behme  *
12ad9bc8e5SDirk Behme  * Configuration settings for the TI OMAP3 EVM board.
13ad9bc8e5SDirk Behme  *
14ad9bc8e5SDirk Behme  * See file CREDITS for list of people who contributed to this
15ad9bc8e5SDirk Behme  * project.
16ad9bc8e5SDirk Behme  *
17ad9bc8e5SDirk Behme  * This program is free software; you can redistribute it and/or
18ad9bc8e5SDirk Behme  * modify it under the terms of the GNU General Public License as
19ad9bc8e5SDirk Behme  * published by the Free Software Foundation; either version 2 of
20ad9bc8e5SDirk Behme  * the License, or (at your option) any later version.
21ad9bc8e5SDirk Behme  *
22ad9bc8e5SDirk Behme  * This program is distributed in the hope that it will be useful,
23ad9bc8e5SDirk Behme  * but WITHOUT ANY WARRANTY; without even the implied warranty of
24ad9bc8e5SDirk Behme  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
25ad9bc8e5SDirk Behme  * GNU General Public License for more details.
26ad9bc8e5SDirk Behme  *
27ad9bc8e5SDirk Behme  * You should have received a copy of the GNU General Public License
28ad9bc8e5SDirk Behme  * along with this program; if not, write to the Free Software
29ad9bc8e5SDirk Behme  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30ad9bc8e5SDirk Behme  * MA 02111-1307 USA
31ad9bc8e5SDirk Behme  */
32ad9bc8e5SDirk Behme 
33ad9bc8e5SDirk Behme #ifndef __CONFIG_H
34ad9bc8e5SDirk Behme #define __CONFIG_H
35ad9bc8e5SDirk Behme 
36ad9bc8e5SDirk Behme /*
37ad9bc8e5SDirk Behme  * High Level Configuration Options
38ad9bc8e5SDirk Behme  */
39f56348afSSteve Sakoman #define CONFIG_ARMV7		1	/* This is an ARM V7 CPU core */
40ad9bc8e5SDirk Behme #define CONFIG_OMAP		1	/* in a TI OMAP core */
41ad9bc8e5SDirk Behme #define CONFIG_OMAP34XX		1	/* which is a 34XX */
42ad9bc8e5SDirk Behme #define CONFIG_OMAP3430		1	/* which is in a 3430 */
43ad9bc8e5SDirk Behme #define CONFIG_OMAP3_EVM	1	/* working with EVM */
44ad9bc8e5SDirk Behme 
45cae377b5SVaibhav Hiremath #define CONFIG_SDRC	/* The chip has SDRC controller */
46cae377b5SVaibhav Hiremath 
47ad9bc8e5SDirk Behme #include <asm/arch/cpu.h>	/* get chip and board defs */
48ad9bc8e5SDirk Behme #include <asm/arch/omap3.h>
49ad9bc8e5SDirk Behme 
506a6b62e3SSanjeev Premi /*
516a6b62e3SSanjeev Premi  * Display CPU and Board information
526a6b62e3SSanjeev Premi  */
536a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO		1
546a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO	1
556a6b62e3SSanjeev Premi 
56ad9bc8e5SDirk Behme /* Clock Defines */
57ad9bc8e5SDirk Behme #define V_OSCK			26000000	/* Clock output from T2 */
58ad9bc8e5SDirk Behme #define V_SCLK			(V_OSCK >> 1)
59ad9bc8e5SDirk Behme 
60ad9bc8e5SDirk Behme #undef CONFIG_USE_IRQ			/* no support for IRQs */
61ad9bc8e5SDirk Behme #define CONFIG_MISC_INIT_R
62ad9bc8e5SDirk Behme 
63ad9bc8e5SDirk Behme #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
64ad9bc8e5SDirk Behme #define CONFIG_SETUP_MEMORY_TAGS	1
65ad9bc8e5SDirk Behme #define CONFIG_INITRD_TAG		1
66ad9bc8e5SDirk Behme #define CONFIG_REVISION_TAG		1
67ad9bc8e5SDirk Behme 
68ad9bc8e5SDirk Behme /*
69ad9bc8e5SDirk Behme  * Size of malloc() pool
70ad9bc8e5SDirk Behme  */
719c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB */
72ad9bc8e5SDirk Behme 						/* Sector */
739c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (128 << 10))
74ad9bc8e5SDirk Behme 						/* initial data */
75ad9bc8e5SDirk Behme /*
76ad9bc8e5SDirk Behme  * Hardware drivers
77ad9bc8e5SDirk Behme  */
78ad9bc8e5SDirk Behme 
79ad9bc8e5SDirk Behme /*
80ad9bc8e5SDirk Behme  * NS16550 Configuration
81ad9bc8e5SDirk Behme  */
82ad9bc8e5SDirk Behme #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
83ad9bc8e5SDirk Behme 
84ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550
85ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550_SERIAL
86ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
87ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
88ad9bc8e5SDirk Behme 
89ad9bc8e5SDirk Behme /*
90ad9bc8e5SDirk Behme  * select serial console configuration
91ad9bc8e5SDirk Behme  */
92ad9bc8e5SDirk Behme #define CONFIG_CONS_INDEX		1
93ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550_COM1		OMAP34XX_UART1
94ad9bc8e5SDirk Behme #define CONFIG_SERIAL1			1	/* UART1 on OMAP3 EVM */
95ad9bc8e5SDirk Behme 
96ad9bc8e5SDirk Behme /* allow to overwrite serial and ethaddr */
97ad9bc8e5SDirk Behme #define CONFIG_ENV_OVERWRITE
98ad9bc8e5SDirk Behme #define CONFIG_BAUDRATE			115200
99ad9bc8e5SDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
100ad9bc8e5SDirk Behme 					115200}
101ad9bc8e5SDirk Behme #define CONFIG_MMC			1
102ad9bc8e5SDirk Behme #define CONFIG_OMAP3_MMC		1
103ad9bc8e5SDirk Behme #define CONFIG_DOS_PARTITION		1
104ad9bc8e5SDirk Behme 
10530563a04SNishanth Menon /* DDR - I use Micron DDR */
10630563a04SNishanth Menon #define CONFIG_OMAP3_MICRON_DDR		1
10730563a04SNishanth Menon 
10873c8640eSAjay Kumar Gupta /* USB
10973c8640eSAjay Kumar Gupta  * Enable CONFIG_MUSB_HCD for Host functionalities MSC, keyboard
11073c8640eSAjay Kumar Gupta  * Enable CONFIG_MUSB_UDD for Device functionalities.
11173c8640eSAjay Kumar Gupta  */
11273c8640eSAjay Kumar Gupta #define CONFIG_USB_OMAP3		1
11373c8640eSAjay Kumar Gupta #define CONFIG_MUSB_HCD			1
11473c8640eSAjay Kumar Gupta /* #define CONFIG_MUSB_UDC		1 */
11573c8640eSAjay Kumar Gupta 
11673c8640eSAjay Kumar Gupta #ifdef CONFIG_USB_OMAP3
11773c8640eSAjay Kumar Gupta 
11873c8640eSAjay Kumar Gupta #ifdef CONFIG_MUSB_HCD
11973c8640eSAjay Kumar Gupta #define CONFIG_CMD_USB
12073c8640eSAjay Kumar Gupta 
12173c8640eSAjay Kumar Gupta #define CONFIG_USB_STORAGE
12273c8640eSAjay Kumar Gupta #define CONGIG_CMD_STORAGE
12373c8640eSAjay Kumar Gupta #define CONFIG_CMD_FAT
12473c8640eSAjay Kumar Gupta 
12573c8640eSAjay Kumar Gupta #ifdef CONFIG_USB_KEYBOARD
12673c8640eSAjay Kumar Gupta #define CONFIG_SYS_USB_EVENT_POLL
12773c8640eSAjay Kumar Gupta #define CONFIG_PREBOOT "usb start"
12873c8640eSAjay Kumar Gupta #endif /* CONFIG_USB_KEYBOARD */
12973c8640eSAjay Kumar Gupta 
13073c8640eSAjay Kumar Gupta #endif /* CONFIG_MUSB_HCD */
13173c8640eSAjay Kumar Gupta 
13273c8640eSAjay Kumar Gupta #ifdef CONFIG_MUSB_UDC
13373c8640eSAjay Kumar Gupta /* USB device configuration */
13473c8640eSAjay Kumar Gupta #define CONFIG_USB_DEVICE		1
13573c8640eSAjay Kumar Gupta #define CONFIG_USB_TTY			1
13673c8640eSAjay Kumar Gupta #define CONFIG_SYS_CONSOLE_IS_IN_ENV	1
13773c8640eSAjay Kumar Gupta /* Change these to suit your needs */
13873c8640eSAjay Kumar Gupta #define CONFIG_USBD_VENDORID		0x0451
13973c8640eSAjay Kumar Gupta #define CONFIG_USBD_PRODUCTID		0x5678
14073c8640eSAjay Kumar Gupta #define CONFIG_USBD_MANUFACTURER	"Texas Instruments"
14173c8640eSAjay Kumar Gupta #define CONFIG_USBD_PRODUCT_NAME	"EVM"
14273c8640eSAjay Kumar Gupta #endif /* CONFIG_MUSB_UDC */
14373c8640eSAjay Kumar Gupta 
14473c8640eSAjay Kumar Gupta #endif /* CONFIG_USB_OMAP3 */
14573c8640eSAjay Kumar Gupta 
146ad9bc8e5SDirk Behme /* commands to include */
147ad9bc8e5SDirk Behme #include <config_cmd_default.h>
148ad9bc8e5SDirk Behme 
149ad9bc8e5SDirk Behme #define CONFIG_CMD_EXT2		/* EXT2 Support			*/
150ad9bc8e5SDirk Behme #define CONFIG_CMD_FAT		/* FAT support			*/
151ad9bc8e5SDirk Behme #define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
152ad9bc8e5SDirk Behme 
153ad9bc8e5SDirk Behme #define CONFIG_CMD_I2C		/* I2C serial bus support	*/
154ad9bc8e5SDirk Behme #define CONFIG_CMD_MMC		/* MMC support			*/
155675e0eafSVaibhav Hiremath #define CONFIG_CMD_NAND		/* NAND support			*/
156ad9bc8e5SDirk Behme #define CONFIG_CMD_DHCP
157ad9bc8e5SDirk Behme #define CONFIG_CMD_PING
158ad9bc8e5SDirk Behme 
159ad9bc8e5SDirk Behme #undef CONFIG_CMD_FLASH		/* flinfo, erase, protect	*/
160ad9bc8e5SDirk Behme #undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
161ad9bc8e5SDirk Behme #undef CONFIG_CMD_IMI		/* iminfo			*/
162ad9bc8e5SDirk Behme #undef CONFIG_CMD_IMLS		/* List all found images	*/
163ad9bc8e5SDirk Behme 
164ad9bc8e5SDirk Behme #define CONFIG_SYS_NO_FLASH
1650297ec7eSTom Rix #define CONFIG_HARD_I2C			1
166ad9bc8e5SDirk Behme #define CONFIG_SYS_I2C_SPEED		100000
167ad9bc8e5SDirk Behme #define CONFIG_SYS_I2C_SLAVE		1
168ad9bc8e5SDirk Behme #define CONFIG_SYS_I2C_BUS		0
169ad9bc8e5SDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT	1
170ad9bc8e5SDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C	1
171ad9bc8e5SDirk Behme 
172ad9bc8e5SDirk Behme /*
173fccc0fcaSTom Rix  * TWL4030
174fccc0fcaSTom Rix  */
175fccc0fcaSTom Rix #define CONFIG_TWL4030_POWER		1
176fccc0fcaSTom Rix 
177fccc0fcaSTom Rix /*
178ad9bc8e5SDirk Behme  * Board NAND Info.
179ad9bc8e5SDirk Behme  */
180ad9bc8e5SDirk Behme #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
181ad9bc8e5SDirk Behme 							/* to access nand */
182ad9bc8e5SDirk Behme #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
183ad9bc8e5SDirk Behme 							/* to access */
184ad9bc8e5SDirk Behme 							/* nand at CS0 */
185ad9bc8e5SDirk Behme 
186ad9bc8e5SDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of */
187ad9bc8e5SDirk Behme 							/* NAND devices */
188ad9bc8e5SDirk Behme #define CONFIG_JFFS2_NAND
189ad9bc8e5SDirk Behme /* nand device jffs2 lives on */
190ad9bc8e5SDirk Behme #define CONFIG_JFFS2_DEV		"nand0"
191ad9bc8e5SDirk Behme /* start of jffs2 partition */
192ad9bc8e5SDirk Behme #define CONFIG_JFFS2_PART_OFFSET	0x680000
193ad9bc8e5SDirk Behme #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* sz of jffs2 part */
194ad9bc8e5SDirk Behme 
195ad9bc8e5SDirk Behme /* Environment information */
196ad9bc8e5SDirk Behme #define CONFIG_BOOTDELAY	10
197ad9bc8e5SDirk Behme 
198136cf92dSSanjeev Premi #define CONFIG_BOOTFILE		uImage
199136cf92dSSanjeev Premi 
200ad9bc8e5SDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \
201ad9bc8e5SDirk Behme 	"loadaddr=0x82000000\0" \
20273c8640eSAjay Kumar Gupta 	"usbtty=cdc_acm\0" \
203ad9bc8e5SDirk Behme 	"console=ttyS2,115200n8\0" \
204ad9bc8e5SDirk Behme 	"mmcargs=setenv bootargs console=${console} " \
205ad9bc8e5SDirk Behme 		"root=/dev/mmcblk0p2 rw " \
206ad9bc8e5SDirk Behme 		"rootfstype=ext3 rootwait\0" \
207ad9bc8e5SDirk Behme 	"nandargs=setenv bootargs console=${console} " \
208ad9bc8e5SDirk Behme 		"root=/dev/mtdblock4 rw " \
209ad9bc8e5SDirk Behme 		"rootfstype=jffs2\0" \
210ad9bc8e5SDirk Behme 	"loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
211ad9bc8e5SDirk Behme 	"bootscript=echo Running bootscript from mmc ...; " \
21274de7aefSWolfgang Denk 		"source ${loadaddr}\0" \
213ad9bc8e5SDirk Behme 	"loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
214ad9bc8e5SDirk Behme 	"mmcboot=echo Booting from mmc ...; " \
215ad9bc8e5SDirk Behme 		"run mmcargs; " \
216ad9bc8e5SDirk Behme 		"bootm ${loadaddr}\0" \
217ad9bc8e5SDirk Behme 	"nandboot=echo Booting from nand ...; " \
218ad9bc8e5SDirk Behme 		"run nandargs; " \
219ad9bc8e5SDirk Behme 		"onenand read ${loadaddr} 280000 400000; " \
220ad9bc8e5SDirk Behme 		"bootm ${loadaddr}\0" \
221ad9bc8e5SDirk Behme 
222ad9bc8e5SDirk Behme #define CONFIG_BOOTCOMMAND \
223ad9bc8e5SDirk Behme 	"if mmc init; then " \
224ad9bc8e5SDirk Behme 		"if run loadbootscript; then " \
225ad9bc8e5SDirk Behme 			"run bootscript; " \
226ad9bc8e5SDirk Behme 		"else " \
227ad9bc8e5SDirk Behme 			"if run loaduimage; then " \
228ad9bc8e5SDirk Behme 				"run mmcboot; " \
229ad9bc8e5SDirk Behme 			"else run nandboot; " \
230ad9bc8e5SDirk Behme 			"fi; " \
231ad9bc8e5SDirk Behme 		"fi; " \
232ad9bc8e5SDirk Behme 	"else run nandboot; fi"
233ad9bc8e5SDirk Behme 
234ad9bc8e5SDirk Behme #define CONFIG_AUTO_COMPLETE	1
235ad9bc8e5SDirk Behme /*
236ad9bc8e5SDirk Behme  * Miscellaneous configurable options
237ad9bc8e5SDirk Behme  */
238ad9bc8e5SDirk Behme #define CONFIG_SYS_LONGHELP		/* undef to save memory */
239ad9bc8e5SDirk Behme #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
240ad9bc8e5SDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
2411270ec13SRobert P. J. Day #define CONFIG_SYS_PROMPT		"OMAP3_EVM # "
242ad9bc8e5SDirk Behme #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
243ad9bc8e5SDirk Behme /* Print Buffer Size */
244ad9bc8e5SDirk Behme #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
245ad9bc8e5SDirk Behme 					sizeof(CONFIG_SYS_PROMPT) + 16)
246ad9bc8e5SDirk Behme #define CONFIG_SYS_MAXARGS		16	/* max number of command */
247ad9bc8e5SDirk Behme 						/* args */
248ad9bc8e5SDirk Behme /* Boot Argument Buffer Size */
249ad9bc8e5SDirk Behme #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
250ad9bc8e5SDirk Behme /* memtest works on */
251ad9bc8e5SDirk Behme #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)
252ad9bc8e5SDirk Behme #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
253ad9bc8e5SDirk Behme 					0x01F00000) /* 31MB */
254ad9bc8e5SDirk Behme 
255ad9bc8e5SDirk Behme #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0) /* default load */
256ad9bc8e5SDirk Behme 								/* address */
257ad9bc8e5SDirk Behme 
258ad9bc8e5SDirk Behme /*
259d3a513c2SManikandan Pillai  * OMAP3 has 12 GP timers, they can be driven by the system clock
260d3a513c2SManikandan Pillai  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
261d3a513c2SManikandan Pillai  * This rate is divided by a local divisor.
262ad9bc8e5SDirk Behme  */
263ad9bc8e5SDirk Behme #define CONFIG_SYS_TIMERBASE		OMAP34XX_GPT2
264d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV			2	/* Divisor: 2^(PTV+1) => 8 */
265d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ			1000
266ad9bc8e5SDirk Behme 
267ad9bc8e5SDirk Behme /*-----------------------------------------------------------------------
268ad9bc8e5SDirk Behme  * Stack sizes
269ad9bc8e5SDirk Behme  *
270ad9bc8e5SDirk Behme  * The stack sizes are set up in start.S using the settings below
271ad9bc8e5SDirk Behme  */
2729c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE	(128 << 10)	/* regular stack 128 KiB */
273ad9bc8e5SDirk Behme #ifdef CONFIG_USE_IRQ
2749c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_IRQ	(4 << 10)	/* IRQ stack 4 KiB */
2759c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_FIQ	(4 << 10)	/* FIQ stack 4 KiB */
276ad9bc8e5SDirk Behme #endif
277ad9bc8e5SDirk Behme 
278ad9bc8e5SDirk Behme /*-----------------------------------------------------------------------
279ad9bc8e5SDirk Behme  * Physical Memory Map
280ad9bc8e5SDirk Behme  */
281ad9bc8e5SDirk Behme #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
282ad9bc8e5SDirk Behme #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
2839c44ddccSSandeep Paulraj #define PHYS_SDRAM_1_SIZE	(32 << 20)	/* at least 32 MiB */
284ad9bc8e5SDirk Behme #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
285ad9bc8e5SDirk Behme 
286ad9bc8e5SDirk Behme /* SDRAM Bank Allocation method */
287ad9bc8e5SDirk Behme #define SDRC_R_B_C		1
288ad9bc8e5SDirk Behme 
289ad9bc8e5SDirk Behme /*-----------------------------------------------------------------------
290ad9bc8e5SDirk Behme  * FLASH and environment organization
291ad9bc8e5SDirk Behme  */
292ad9bc8e5SDirk Behme 
293ad9bc8e5SDirk Behme /* **** PISMO SUPPORT *** */
294ad9bc8e5SDirk Behme 
295ad9bc8e5SDirk Behme /* Configure the PISMO */
296ad9bc8e5SDirk Behme #define PISMO1_NAND_SIZE		GPMC_SIZE_128M
297ad9bc8e5SDirk Behme #define PISMO1_ONEN_SIZE		GPMC_SIZE_128M
298ad9bc8e5SDirk Behme 
299ad9bc8e5SDirk Behme #define CONFIG_SYS_MAX_FLASH_SECT	520	/* max number of sectors */
300ad9bc8e5SDirk Behme 						/* on one chip */
301ad9bc8e5SDirk Behme #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* max number of flash banks */
3029c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
303ad9bc8e5SDirk Behme 
304ad9bc8e5SDirk Behme #define CONFIG_SYS_FLASH_BASE		boot_flash_base
305ad9bc8e5SDirk Behme 
306ad9bc8e5SDirk Behme /* Monitor at start of flash */
307ad9bc8e5SDirk Behme #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
308ad9bc8e5SDirk Behme #define CONFIG_SYS_ONENAND_BASE		ONENAND_MAP
309ad9bc8e5SDirk Behme 
310675e0eafSVaibhav Hiremath #if defined(CONFIG_CMD_NAND)
311675e0eafSVaibhav Hiremath #define CONFIG_NAND_OMAP_GPMC
312675e0eafSVaibhav Hiremath #define GPMC_NAND_ECC_LP_x16_LAYOUT	1
313675e0eafSVaibhav Hiremath #define CONFIG_ENV_IS_IN_NAND
314675e0eafSVaibhav Hiremath #elif defined(CONFIG_CMD_ONENAND)
315ad9bc8e5SDirk Behme #define CONFIG_ENV_IS_IN_ONENAND	1
316675e0eafSVaibhav Hiremath #endif
317ad9bc8e5SDirk Behme #define ONENAND_ENV_OFFSET		0x260000 /* environment starts here */
318ad9bc8e5SDirk Behme #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
319ad9bc8e5SDirk Behme 
320ad9bc8e5SDirk Behme #define CONFIG_SYS_ENV_SECT_SIZE	boot_flash_sec
321ad9bc8e5SDirk Behme #define CONFIG_ENV_OFFSET		boot_flash_off
322ad9bc8e5SDirk Behme #define CONFIG_ENV_ADDR			boot_flash_env_addr
323ad9bc8e5SDirk Behme 
324ad9bc8e5SDirk Behme /*-----------------------------------------------------------------------
325ad9bc8e5SDirk Behme  * CFI FLASH driver setup
326ad9bc8e5SDirk Behme  */
327ad9bc8e5SDirk Behme /* timeout values are in ticks */
328ad9bc8e5SDirk Behme #define CONFIG_SYS_FLASH_ERASE_TOUT	(100 * CONFIG_SYS_HZ)
329ad9bc8e5SDirk Behme #define CONFIG_SYS_FLASH_WRITE_TOUT	(100 * CONFIG_SYS_HZ)
330ad9bc8e5SDirk Behme 
331ad9bc8e5SDirk Behme /* Flash banks JFFS2 should use */
332ad9bc8e5SDirk Behme #define CONFIG_SYS_MAX_MTD_BANKS	(CONFIG_SYS_MAX_FLASH_BANKS + \
333ad9bc8e5SDirk Behme 					CONFIG_SYS_MAX_NAND_DEVICE)
334ad9bc8e5SDirk Behme #define CONFIG_SYS_JFFS2_MEM_NAND
335ad9bc8e5SDirk Behme /* use flash_info[2] */
336ad9bc8e5SDirk Behme #define CONFIG_SYS_JFFS2_FIRST_BANK	CONFIG_SYS_MAX_FLASH_BANKS
337ad9bc8e5SDirk Behme #define CONFIG_SYS_JFFS2_NUM_BANKS	1
338ad9bc8e5SDirk Behme 
339ad9bc8e5SDirk Behme #ifndef __ASSEMBLY__
340ad9bc8e5SDirk Behme extern unsigned int boot_flash_base;
341ad9bc8e5SDirk Behme extern volatile unsigned int boot_flash_env_addr;
342ad9bc8e5SDirk Behme extern unsigned int boot_flash_off;
343ad9bc8e5SDirk Behme extern unsigned int boot_flash_sec;
344ad9bc8e5SDirk Behme extern unsigned int boot_flash_type;
345ad9bc8e5SDirk Behme #endif
346ad9bc8e5SDirk Behme 
3476a1e58ebSSanjeev Premi /*
3486a1e58ebSSanjeev Premi  * Support for relocation
3496a1e58ebSSanjeev Premi  */
3506a1e58ebSSanjeev Premi #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
3516a1e58ebSSanjeev Premi #define CONFIG_SYS_INIT_SP_ADDR		(LOW_LEVEL_SRAM_STACK - CONFIG_SYS_GBL_DATA_SIZE)
3526a1e58ebSSanjeev Premi 
353*76ee9a2cSSanjeev Premi /*
354*76ee9a2cSSanjeev Premi  * Define the board revision statically
355*76ee9a2cSSanjeev Premi  */
356*76ee9a2cSSanjeev Premi /* #define CONFIG_STATIC_BOARD_REV	OMAP3EVM_BOARD_GEN_2 */
357*76ee9a2cSSanjeev Premi 
358ad9bc8e5SDirk Behme /*----------------------------------------------------------------------------
359ad9bc8e5SDirk Behme  * SMSC9115 Ethernet from SMSC9118 family
360ad9bc8e5SDirk Behme  *----------------------------------------------------------------------------
361ad9bc8e5SDirk Behme  */
362ad9bc8e5SDirk Behme #if defined(CONFIG_CMD_NET)
363ad9bc8e5SDirk Behme 
364736fead8SBen Warren #define CONFIG_NET_MULTI
365736fead8SBen Warren #define CONFIG_SMC911X
366736fead8SBen Warren #define CONFIG_SMC911X_32_BIT
367736fead8SBen Warren #define CONFIG_SMC911X_BASE	0x2C000000
368ad9bc8e5SDirk Behme 
369ad9bc8e5SDirk Behme #endif /* (CONFIG_CMD_NET) */
370ad9bc8e5SDirk Behme 
371ad9bc8e5SDirk Behme /*
372ad9bc8e5SDirk Behme  * BOOTP fields
373ad9bc8e5SDirk Behme  */
374ad9bc8e5SDirk Behme 
375ad9bc8e5SDirk Behme #define CONFIG_BOOTP_SUBNETMASK		0x00000001
376ad9bc8e5SDirk Behme #define CONFIG_BOOTP_GATEWAY		0x00000002
377ad9bc8e5SDirk Behme #define CONFIG_BOOTP_HOSTNAME		0x00000004
378ad9bc8e5SDirk Behme #define CONFIG_BOOTP_BOOTPATH		0x00000010
379ad9bc8e5SDirk Behme 
380ad9bc8e5SDirk Behme #endif /* __CONFIG_H */
381