1 /* 2 * Copyright 2013 Freescale Semiconductor, Inc. 3 * 4 * Configuration settings for the Freescale i.MX6SL EVK board. 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9 #ifndef __CONFIG_H 10 #define __CONFIG_H 11 12 #include "mx6_common.h" 13 14 #define MACH_TYPE_MX6SLEVK 4307 15 #define CONFIG_MACH_TYPE MACH_TYPE_MX6SLEVK 16 17 /* Size of malloc() pool */ 18 #define CONFIG_SYS_MALLOC_LEN (3 * SZ_1M) 19 20 #define CONFIG_BOARD_EARLY_INIT_F 21 22 #define CONFIG_MXC_UART 23 #define CONFIG_MXC_UART_BASE UART1_IPS_BASE_ADDR 24 25 /* MMC Configs */ 26 #define CONFIG_FSL_ESDHC 27 #define CONFIG_FSL_USDHC 28 #define CONFIG_SYS_FSL_ESDHC_ADDR USDHC2_BASE_ADDR 29 30 #define CONFIG_MMC 31 #define CONFIG_CMD_MMC 32 #define CONFIG_GENERIC_MMC 33 34 /* I2C Configs */ 35 #define CONFIG_CMD_I2C 36 #define CONFIG_SYS_I2C 37 #define CONFIG_SYS_I2C_MXC 38 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 39 #define CONFIG_SYS_I2C_SPEED 100000 40 41 /* PMIC */ 42 #define CONFIG_POWER 43 #define CONFIG_POWER_I2C 44 #define CONFIG_POWER_PFUZE100 45 #define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08 46 47 #define CONFIG_CMD_PING 48 #define CONFIG_CMD_DHCP 49 #define CONFIG_CMD_MII 50 #define CONFIG_CMD_NET 51 #define CONFIG_FEC_MXC 52 #define CONFIG_MII 53 #define IMX_FEC_BASE ENET_BASE_ADDR 54 #define CONFIG_FEC_XCV_TYPE RMII 55 #define CONFIG_ETHPRIME "FEC" 56 #define CONFIG_FEC_MXC_PHYADDR 0 57 58 #define CONFIG_PHYLIB 59 #define CONFIG_PHY_SMSC 60 61 #define CONFIG_EXTRA_ENV_SETTINGS \ 62 "script=boot.scr\0" \ 63 "image=zImage\0" \ 64 "console=ttymxc0\0" \ 65 "fdt_high=0xffffffff\0" \ 66 "initrd_high=0xffffffff\0" \ 67 "fdt_file=imx6sl-evk.dtb\0" \ 68 "fdt_addr=0x88000000\0" \ 69 "boot_fdt=try\0" \ 70 "ip_dyn=yes\0" \ 71 "mmcdev=1\0" \ 72 "mmcpart=1\0" \ 73 "mmcroot=/dev/mmcblk0p2 rootwait rw\0" \ 74 "mmcargs=setenv bootargs console=${console},${baudrate} " \ 75 "root=${mmcroot}\0" \ 76 "loadbootscript=" \ 77 "fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \ 78 "bootscript=echo Running bootscript from mmc ...; " \ 79 "source\0" \ 80 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \ 81 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \ 82 "mmcboot=echo Booting from mmc ...; " \ 83 "run mmcargs; " \ 84 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \ 85 "if run loadfdt; then " \ 86 "bootz ${loadaddr} - ${fdt_addr}; " \ 87 "else " \ 88 "if test ${boot_fdt} = try; then " \ 89 "bootz; " \ 90 "else " \ 91 "echo WARN: Cannot load the DT; " \ 92 "fi; " \ 93 "fi; " \ 94 "else " \ 95 "bootz; " \ 96 "fi;\0" \ 97 "netargs=setenv bootargs console=${console},${baudrate} " \ 98 "root=/dev/nfs " \ 99 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \ 100 "netboot=echo Booting from net ...; " \ 101 "run netargs; " \ 102 "if test ${ip_dyn} = yes; then " \ 103 "setenv get_cmd dhcp; " \ 104 "else " \ 105 "setenv get_cmd tftp; " \ 106 "fi; " \ 107 "${get_cmd} ${image}; " \ 108 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \ 109 "if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \ 110 "bootz ${loadaddr} - ${fdt_addr}; " \ 111 "else " \ 112 "if test ${boot_fdt} = try; then " \ 113 "bootz; " \ 114 "else " \ 115 "echo WARN: Cannot load the DT; " \ 116 "fi; " \ 117 "fi; " \ 118 "else " \ 119 "bootz; " \ 120 "fi;\0" 121 122 #define CONFIG_BOOTCOMMAND \ 123 "mmc dev ${mmcdev};" \ 124 "mmc dev ${mmcdev}; if mmc rescan; then " \ 125 "if run loadbootscript; then " \ 126 "run bootscript; " \ 127 "else " \ 128 "if run loadimage; then " \ 129 "run mmcboot; " \ 130 "else run netboot; " \ 131 "fi; " \ 132 "fi; " \ 133 "else run netboot; fi" 134 135 /* Miscellaneous configurable options */ 136 #define CONFIG_SYS_MEMTEST_START 0x80000000 137 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + SZ_512M) 138 139 #define CONFIG_STACKSIZE SZ_128K 140 141 /* Physical Memory Map */ 142 #define CONFIG_NR_DRAM_BANKS 1 143 #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR 144 #define PHYS_SDRAM_SIZE SZ_1G 145 146 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM 147 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR 148 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE 149 150 #define CONFIG_SYS_INIT_SP_OFFSET \ 151 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 152 #define CONFIG_SYS_INIT_SP_ADDR \ 153 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 154 155 /* Environment organization */ 156 #define CONFIG_ENV_SIZE SZ_8K 157 158 #if defined CONFIG_SYS_BOOT_SPINOR 159 #define CONFIG_ENV_IS_IN_SPI_FLASH 160 #define CONFIG_ENV_OFFSET (768 * 1024) 161 #define CONFIG_ENV_SECT_SIZE (64 * 1024) 162 #define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS 163 #define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS 164 #define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE 165 #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED 166 #else 167 #define CONFIG_ENV_OFFSET (8 * SZ_64K) 168 #define CONFIG_ENV_IS_IN_MMC 169 #endif 170 171 #ifndef CONFIG_SYS_DCACHE_OFF 172 #define CONFIG_CMD_CACHE 173 #endif 174 175 #define CONFIG_CMD_SF 176 #ifdef CONFIG_CMD_SF 177 #define CONFIG_SPI_FLASH 178 #define CONFIG_SPI_FLASH_STMICRO 179 #define CONFIG_MXC_SPI 180 #define CONFIG_SF_DEFAULT_BUS 0 181 #define CONFIG_SF_DEFAULT_CS 0 182 #define CONFIG_SF_DEFAULT_SPEED 20000000 183 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 184 #endif 185 186 /* USB Configs */ 187 #define CONFIG_CMD_USB 188 #ifdef CONFIG_CMD_USB 189 #define CONFIG_USB_EHCI 190 #define CONFIG_USB_EHCI_MX6 191 #define CONFIG_USB_STORAGE 192 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 193 #define CONFIG_USB_HOST_ETHER 194 #define CONFIG_USB_ETHER_ASIX 195 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW) 196 #define CONFIG_MXC_USB_FLAGS 0 197 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 198 #endif 199 200 #define CONFIG_SYS_FSL_USDHC_NUM 3 201 #if defined(CONFIG_ENV_IS_IN_MMC) 202 #define CONFIG_SYS_MMC_ENV_DEV 1 /* SDHC2*/ 203 #endif 204 205 #define CONFIG_IMX6_THERMAL 206 207 #define CONFIG_CMD_FUSE 208 #if defined(CONFIG_CMD_FUSE) || defined(CONFIG_IMX6_THERMAL) 209 #define CONFIG_MXC_OCOTP 210 #endif 211 212 #endif /* __CONFIG_H */ 213