xref: /openbmc/u-boot/include/configs/mx31pdk.h (revision 66c433ed4342e5761ee9b048c85fe47d31130b2e)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
28449f287SMagnus Lilja /*
38449f287SMagnus Lilja  * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
48449f287SMagnus Lilja  *
58449f287SMagnus Lilja  * (C) Copyright 2004
68449f287SMagnus Lilja  * Texas Instruments.
78449f287SMagnus Lilja  * Richard Woodruff <r-woodruff2@ti.com>
88449f287SMagnus Lilja  * Kshitij Gupta <kshitij@ti.com>
98449f287SMagnus Lilja  *
108449f287SMagnus Lilja  * Configuration settings for the Freescale i.MX31 PDK board.
118449f287SMagnus Lilja  */
128449f287SMagnus Lilja 
138449f287SMagnus Lilja #ifndef __CONFIG_H
148449f287SMagnus Lilja #define __CONFIG_H
158449f287SMagnus Lilja 
1686271115SStefano Babic #include <asm/arch/imx-regs.h>
1738a8b3eaSMagnus Lilja 
188449f287SMagnus Lilja /* High Level Configuration Options */
19e89f1f91SFabio Estevam #define CONFIG_CMDLINE_TAG			/* enable passing of ATAGs */
20e89f1f91SFabio Estevam #define CONFIG_SETUP_MEMORY_TAGS
21e89f1f91SFabio Estevam #define CONFIG_INITRD_TAG
228449f287SMagnus Lilja 
239aa3c6a1SFabio Estevam #define CONFIG_MACH_TYPE	MACH_TYPE_MX31_3DS
249aa3c6a1SFabio Estevam 
25da962b71SBenoît Thébaudeau #define CONFIG_SPL_TARGET	"u-boot-with-spl.bin"
26da962b71SBenoît Thébaudeau #define CONFIG_SPL_MAX_SIZE	2048
27da962b71SBenoît Thébaudeau 
28da962b71SBenoît Thébaudeau #define CONFIG_SPL_TEXT_BASE	0x87dc0000
29da962b71SBenoît Thébaudeau 
30da962b71SBenoît Thébaudeau #ifndef CONFIG_SPL_BUILD
318449f287SMagnus Lilja #define CONFIG_SKIP_LOWLEVEL_INIT
32d08e5ca3SMagnus Lilja #endif
338449f287SMagnus Lilja 
348449f287SMagnus Lilja /*
358449f287SMagnus Lilja  * Size of malloc() pool
368449f287SMagnus Lilja  */
3738a8b3eaSMagnus Lilja #define CONFIG_SYS_MALLOC_LEN		(2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
388449f287SMagnus Lilja 
398449f287SMagnus Lilja /*
408449f287SMagnus Lilja  * Hardware drivers
418449f287SMagnus Lilja  */
428449f287SMagnus Lilja 
43e89f1f91SFabio Estevam #define CONFIG_MXC_UART
4440f6fffeSStefano Babic #define CONFIG_MXC_UART_BASE	UART1_BASE
458449f287SMagnus Lilja 
46877a438aSStefano Babic /* PMIC Controller */
47be3b51aaSŁukasz Majewski #define CONFIG_POWER
48be3b51aaSŁukasz Majewski #define CONFIG_POWER_SPI
49be3b51aaSŁukasz Majewski #define CONFIG_POWER_FSL
50dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_BUS	1
51dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_CS	2
52dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_CLK	1000000
539f481e95SStefano Babic #define CONFIG_FSL_PMIC_MODE	(SPI_MODE_0 | SPI_CS_HIGH)
54877a438aSStefano Babic #define CONFIG_FSL_PMIC_BITLEN	32
554e8b7544SFabio Estevam #define CONFIG_RTC_MC13XXX
568449f287SMagnus Lilja 
578449f287SMagnus Lilja /* allow to overwrite serial and ethaddr */
588449f287SMagnus Lilja #define CONFIG_ENV_OVERWRITE
598449f287SMagnus Lilja 
608449f287SMagnus Lilja #define	CONFIG_EXTRA_ENV_SETTINGS					\
618449f287SMagnus Lilja 	"bootargs_base=setenv bootargs console=ttymxc0,115200\0"	\
628449f287SMagnus Lilja 	"bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs "	\
638449f287SMagnus Lilja 		"ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0"	\
648449f287SMagnus Lilja 	"bootcmd=run bootcmd_net\0"					\
658449f287SMagnus Lilja 	"bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; "	\
6638a8b3eaSMagnus Lilja 		"tftpboot 0x81000000 uImage-mx31; bootm\0"		\
67da962b71SBenoît Thébaudeau 	"prg_uboot=tftpboot 0x81000000 u-boot-with-spl.bin; "		\
6838a8b3eaSMagnus Lilja 		"nand erase 0x0 0x40000; "				\
6938a8b3eaSMagnus Lilja 		"nand write 0x81000000 0x0 0x40000\0"
708449f287SMagnus Lilja 
718449f287SMagnus Lilja /*
728449f287SMagnus Lilja  * Miscellaneous configurable options
738449f287SMagnus Lilja  */
748449f287SMagnus Lilja 
758449f287SMagnus Lilja /* memtest works on */
768449f287SMagnus Lilja #define CONFIG_SYS_MEMTEST_START	0x80000000
77304e49e6SFabio Estevam #define CONFIG_SYS_MEMTEST_END		0x80010000
788449f287SMagnus Lilja 
798449f287SMagnus Lilja /* default load address */
808449f287SMagnus Lilja #define CONFIG_SYS_LOAD_ADDR		0x81000000
818449f287SMagnus Lilja 
828449f287SMagnus Lilja /*-----------------------------------------------------------------------
838449f287SMagnus Lilja  * Physical Memory Map
848449f287SMagnus Lilja  */
858449f287SMagnus Lilja #define PHYS_SDRAM_1		CSD0_BASE
868449f287SMagnus Lilja #define PHYS_SDRAM_1_SIZE	(128 * 1024 * 1024)
878449f287SMagnus Lilja 
88ed3df72dSFabio Estevam #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
89ed3df72dSFabio Estevam #define CONFIG_SYS_INIT_RAM_ADDR	IRAM_BASE_ADDR
90ed3df72dSFabio Estevam #define CONFIG_SYS_INIT_RAM_SIZE	IRAM_SIZE
91026ca659SFabio Estevam #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
92026ca659SFabio Estevam 						GENERATED_GBL_DATA_SIZE)
93026ca659SFabio Estevam #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_INIT_RAM_ADDR + \
94da962b71SBenoît Thébaudeau 						CONFIG_SYS_INIT_RAM_SIZE)
95ed3df72dSFabio Estevam 
96e856bdcfSMasahiro Yamada /*
97e856bdcfSMasahiro Yamada  * environment organization
988449f287SMagnus Lilja  */
9938a8b3eaSMagnus Lilja #define CONFIG_ENV_OFFSET		0x40000
10038a8b3eaSMagnus Lilja #define CONFIG_ENV_OFFSET_REDUND	0x60000
1018449f287SMagnus Lilja #define CONFIG_ENV_SIZE			(128 * 1024)
1028449f287SMagnus Lilja 
10338a8b3eaSMagnus Lilja /*
10438a8b3eaSMagnus Lilja  * NAND driver
10538a8b3eaSMagnus Lilja  */
10638a8b3eaSMagnus Lilja #define CONFIG_MXC_NAND_REGS_BASE      NFC_BASE_ADDR
10738a8b3eaSMagnus Lilja #define CONFIG_SYS_MAX_NAND_DEVICE     1
10838a8b3eaSMagnus Lilja #define CONFIG_SYS_NAND_BASE           NFC_BASE_ADDR
10938a8b3eaSMagnus Lilja #define CONFIG_MXC_NAND_HWECC
11038a8b3eaSMagnus Lilja #define CONFIG_SYS_NAND_LARGEPAGE
11138a8b3eaSMagnus Lilja 
112d08e5ca3SMagnus Lilja /* NAND configuration for the NAND_SPL */
113d08e5ca3SMagnus Lilja 
114a187559eSBin Meng /* Start copying real U-Boot from the second page */
115da962b71SBenoît Thébaudeau #define CONFIG_SYS_NAND_U_BOOT_OFFS	CONFIG_SPL_PAD_TO
116da962b71SBenoît Thébaudeau #define CONFIG_SYS_NAND_U_BOOT_SIZE	0x3f800
117d08e5ca3SMagnus Lilja /* Load U-Boot to this address */
118da962b71SBenoît Thébaudeau #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
119d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_NAND_U_BOOT_DST
120d08e5ca3SMagnus Lilja 
121d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_PAGE_SIZE	0x800
122d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
123d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_PAGE_COUNT	64
124d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_SIZE		(256 * 1024 * 1024)
125d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_BAD_BLOCK_POS	0
126d08e5ca3SMagnus Lilja 
127d08e5ca3SMagnus Lilja /* Configuration of lowlevel_init.S (clocks and SDRAM) */
128d08e5ca3SMagnus Lilja #define CCM_CCMR_SETUP		0x074B0BF5
1299e0081d5SBenoît Thébaudeau #define CCM_PDR0_SETUP_532MHZ	(PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \
1309e0081d5SBenoît Thébaudeau 				 PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) |    \
1319e0081d5SBenoît Thébaudeau 				 PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) |    \
1329e0081d5SBenoît Thébaudeau 				 PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0))
133d08e5ca3SMagnus Lilja #define CCM_MPCTL_SETUP_532MHZ	(PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) |  \
134d08e5ca3SMagnus Lilja 				 PLL_MFN(12))
135d08e5ca3SMagnus Lilja 
136d08e5ca3SMagnus Lilja #define ESDMISC_MDDR_SETUP	0x00000004
137d08e5ca3SMagnus Lilja #define ESDMISC_MDDR_RESET_DL	0x0000000c
138d08e5ca3SMagnus Lilja #define ESDCFG0_MDDR_SETUP	0x006ac73a
139d08e5ca3SMagnus Lilja 
140d08e5ca3SMagnus Lilja #define ESDCTL_ROW_COL		(ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
141d08e5ca3SMagnus Lilja #define ESDCTL_SETTINGS		(ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
142d08e5ca3SMagnus Lilja 				 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
143d08e5ca3SMagnus Lilja #define ESDCTL_PRECHARGE	(ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
144d08e5ca3SMagnus Lilja #define ESDCTL_AUTOREFRESH	(ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
145d08e5ca3SMagnus Lilja #define ESDCTL_LOADMODEREG	(ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
146d08e5ca3SMagnus Lilja #define ESDCTL_RW		ESDCTL_SETTINGS
147d08e5ca3SMagnus Lilja 
1488449f287SMagnus Lilja #endif /* __CONFIG_H */
149