xref: /openbmc/u-boot/include/configs/ms7720se.h (revision 2fe88d452268d61b5ca9cb0b1dda2974cc43faeb)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2b2b5e2bbSYoshihiro Shimoda /*
3b2b5e2bbSYoshihiro Shimoda  * Configuation settings for the Hitachi Solution Engine 7720
4b2b5e2bbSYoshihiro Shimoda  *
5b2b5e2bbSYoshihiro Shimoda  * Copyright (C) 2007 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
6b2b5e2bbSYoshihiro Shimoda  */
7b2b5e2bbSYoshihiro Shimoda 
8b2b5e2bbSYoshihiro Shimoda #ifndef __MS7720SE_H
9b2b5e2bbSYoshihiro Shimoda #define __MS7720SE_H
10b2b5e2bbSYoshihiro Shimoda 
11b2b5e2bbSYoshihiro Shimoda #define CONFIG_CPU_SH7720	1
12b2b5e2bbSYoshihiro Shimoda 
13b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"/boot/zImage"
14b2b5e2bbSYoshihiro Shimoda #define CONFIG_LOADADDR		0x8E000000
15b2b5e2bbSYoshihiro Shimoda 
1618a40e84SVladimir Zapolskiy #define CONFIG_DISPLAY_BOARDINFO
17b2b5e2bbSYoshihiro Shimoda #undef  CONFIG_SHOW_BOOT_PROGRESS
18b2b5e2bbSYoshihiro Shimoda 
19b2b5e2bbSYoshihiro Shimoda /* MEMORY */
20b2b5e2bbSYoshihiro Shimoda #define MS7720SE_SDRAM_BASE		0x8C000000
21b2b5e2bbSYoshihiro Shimoda #define MS7720SE_FLASH_BASE_1		0xA0000000
22b2b5e2bbSYoshihiro Shimoda #define MS7720SE_FLASH_BANK_SIZE	(8 * 1024 * 1024)
23b2b5e2bbSYoshihiro Shimoda 
246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE	256	/* Buffer size for Console output */
25b2b5e2bbSYoshihiro Shimoda /* List of legal baudrate settings for this board */
266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	{ 115200 }
27b2b5e2bbSYoshihiro Shimoda 
28b2b5e2bbSYoshihiro Shimoda /* SCIF */
29b2b5e2bbSYoshihiro Shimoda #define CONFIG_CONS_SCIF0	1
30b2b5e2bbSYoshihiro Shimoda 
316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	MS7720SE_SDRAM_BASE
326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
33b2b5e2bbSYoshihiro Shimoda 
346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		MS7720SE_SDRAM_BASE
356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		(64 * 1024 * 1024)
36b2b5e2bbSYoshihiro Shimoda 
376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	MS7720SE_FLASH_BASE_1
396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(128 * 1024)
406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(256 * 1024)
416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(8 * 1024 * 1024)
42b2b5e2bbSYoshihiro Shimoda 
43b2b5e2bbSYoshihiro Shimoda /* FLASH */
446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_FLASH_QUIET_TEST
456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO	/* print 'E' for empty sector on flinfo */
46b2b5e2bbSYoshihiro Shimoda 
476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		MS7720SE_FLASH_BASE_1
48b2b5e2bbSYoshihiro Shimoda 
496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	150
506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1
516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
52b2b5e2bbSYoshihiro Shimoda 
530e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	(64 * 1024)
540e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		CONFIG_ENV_SECT_SIZE
556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	120000
576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500
58b2b5e2bbSYoshihiro Shimoda 
59b2b5e2bbSYoshihiro Shimoda /* Board Clock */
60b2b5e2bbSYoshihiro Shimoda #define CONFIG_SYS_CLK_FREQ	33333333
61684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
62b2b5e2bbSYoshihiro Shimoda 
63b2b5e2bbSYoshihiro Shimoda /* PCMCIA */
64b2b5e2bbSYoshihiro Shimoda #define CONFIG_IDE_PCMCIA	1
65b2b5e2bbSYoshihiro Shimoda #define CONFIG_MARUBUN_PCCARD	1
66b2b5e2bbSYoshihiro Shimoda #define CONFIG_PCMCIA_SLOT_A	1
676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXDEVICE	1
686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MARUBUN_MRSHPC	0xb83fffe0
696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MARUBUN_MW1		0xb8400000
706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MARUBUN_MW2		0xb8500000
716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MARUBUN_IO		0xb8600000
72b2b5e2bbSYoshihiro Shimoda 
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIO_MODE		1
746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXBUS		1
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_BASE_ADDR	CONFIG_SYS_MARUBUN_IO	/* base address */
766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_IDE0_OFFSET	0x01F0		/* ide0 offste */
776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_DATA_OFFSET	0		/* data reg offset */
786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_REG_OFFSET	0		/* reg offset */
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_ALT_OFFSET	0x200		/* alternate register offset */
80f2a37fcdSAlbert Aribaud #define CONFIG_IDE_SWAP_IO
81b2b5e2bbSYoshihiro Shimoda 
82b2b5e2bbSYoshihiro Shimoda #endif	/* __MS7720SE_H */
83