1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */ 28d811ca3SNobuhiro Iwamatsu /* 38d811ca3SNobuhiro Iwamatsu * Copyright (C) 2012 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com> 48d811ca3SNobuhiro Iwamatsu * Copyright (C) 2012 Renesas Solutions Corp. 58d811ca3SNobuhiro Iwamatsu */ 68d811ca3SNobuhiro Iwamatsu 78d811ca3SNobuhiro Iwamatsu #ifndef __KZM9G_H 88d811ca3SNobuhiro Iwamatsu #define __KZM9G_H 98d811ca3SNobuhiro Iwamatsu 108d811ca3SNobuhiro Iwamatsu #define CONFIG_SH73A0 118d811ca3SNobuhiro Iwamatsu #define CONFIG_MACH_TYPE MACH_TYPE_KZM9G 128d811ca3SNobuhiro Iwamatsu 138d811ca3SNobuhiro Iwamatsu #include <asm/arch/rmobile.h> 148d811ca3SNobuhiro Iwamatsu 158d811ca3SNobuhiro Iwamatsu #define CONFIG_ARCH_CPU_INIT 168d811ca3SNobuhiro Iwamatsu 178d811ca3SNobuhiro Iwamatsu #define CONFIG_CMDLINE_TAG 188d811ca3SNobuhiro Iwamatsu #define CONFIG_SETUP_MEMORY_TAGS 198d811ca3SNobuhiro Iwamatsu #define CONFIG_INITRD_TAG 208d811ca3SNobuhiro Iwamatsu 218d811ca3SNobuhiro Iwamatsu #undef CONFIG_SHOW_BOOT_PROGRESS 228d811ca3SNobuhiro Iwamatsu 238d811ca3SNobuhiro Iwamatsu /* MEMORY */ 248d811ca3SNobuhiro Iwamatsu #define KZM_SDRAM_BASE (0x40000000) 258d811ca3SNobuhiro Iwamatsu #define PHYS_SDRAM KZM_SDRAM_BASE 268d811ca3SNobuhiro Iwamatsu #define PHYS_SDRAM_SIZE (512 * 1024 * 1024) 278d811ca3SNobuhiro Iwamatsu 288d811ca3SNobuhiro Iwamatsu /* NOR Flash */ 298d811ca3SNobuhiro Iwamatsu #define KZM_FLASH_BASE (0x00000000) 308d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_BASE (KZM_FLASH_BASE) 318d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_CFI_WIDTH (FLASH_CFI_16BIT) 328d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MAX_FLASH_BANKS (1) 338d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MAX_FLASH_SECT (512) 348d811ca3SNobuhiro Iwamatsu 358d811ca3SNobuhiro Iwamatsu /* prompt */ 368d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_PBSIZE 256 378d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_BAUDRATE_TABLE { 115200 } 388d811ca3SNobuhiro Iwamatsu 398d811ca3SNobuhiro Iwamatsu /* SCIF */ 408d811ca3SNobuhiro Iwamatsu #define CONFIG_CONS_SCIF4 418d811ca3SNobuhiro Iwamatsu 428d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_START (KZM_SDRAM_BASE) 438d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_END \ 448d811ca3SNobuhiro Iwamatsu (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024)) 458d811ca3SNobuhiro Iwamatsu #undef CONFIG_SYS_MEMTEST_SCRATCH 468d811ca3SNobuhiro Iwamatsu #undef CONFIG_SYS_LOADS_BAUD_CHANGE 478d811ca3SNobuhiro Iwamatsu 488d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_INIT_RAM_ADDR (0xE5600000) /* on MERAM */ 498d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_INIT_RAM_SIZE (0x10000) 508d811ca3SNobuhiro Iwamatsu #define LOW_LEVEL_MERAM_STACK (CONFIG_SYS_INIT_RAM_ADDR - 4) 518d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 528d811ca3SNobuhiro Iwamatsu CONFIG_SYS_INIT_RAM_SIZE - \ 538d811ca3SNobuhiro Iwamatsu GENERATED_GBL_DATA_SIZE) 549415cf93STetsuyuki Kobayashi #define CONFIG_SDRAM_OFFSET_FOR_RT (16 * 1024 * 1024) 559415cf93STetsuyuki Kobayashi #define CONFIG_SYS_SDRAM_BASE (KZM_SDRAM_BASE + CONFIG_SDRAM_OFFSET_FOR_RT) 569415cf93STetsuyuki Kobayashi #define CONFIG_SYS_SDRAM_SIZE (PHYS_SDRAM_SIZE - CONFIG_SDRAM_OFFSET_FOR_RT) 578d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024) 588d811ca3SNobuhiro Iwamatsu 598d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_BASE (KZM_FLASH_BASE) 608d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024) 618d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 628d811ca3SNobuhiro Iwamatsu 638d811ca3SNobuhiro Iwamatsu #define CONFIG_STANDALONE_LOAD_ADDR 0x41000000 648d811ca3SNobuhiro Iwamatsu 658d811ca3SNobuhiro Iwamatsu /* FLASH */ 668d811ca3SNobuhiro Iwamatsu #undef CONFIG_SYS_FLASH_QUIET_TEST 678d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_EMPTY_INFO 688d811ca3SNobuhiro Iwamatsu #define FLASH_SECTOR_SIZE (256 * 1024) /* 256 KB sectors */ 698d811ca3SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE FLASH_SECTOR_SIZE 708d811ca3SNobuhiro Iwamatsu #define CONFIG_ENV_OFFSET FLASH_SECTOR_SIZE 718d811ca3SNobuhiro Iwamatsu #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET) 728d811ca3SNobuhiro Iwamatsu 738d811ca3SNobuhiro Iwamatsu /* Timeout for Flash erase operations (in ms) */ 748d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000) 758d811ca3SNobuhiro Iwamatsu /* Timeout for Flash write operations (in ms) */ 768d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000) 778d811ca3SNobuhiro Iwamatsu /* Timeout for Flash set sector lock bit operations (in ms) */ 788d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000) 798d811ca3SNobuhiro Iwamatsu /* Timeout for Flash clear lock bit operations (in ms) */ 808d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000) 818d811ca3SNobuhiro Iwamatsu 828d811ca3SNobuhiro Iwamatsu #undef CONFIG_SYS_DIRECT_FLASH_TFTP 838d811ca3SNobuhiro Iwamatsu 848d811ca3SNobuhiro Iwamatsu /* GPIO / PFC */ 858d811ca3SNobuhiro Iwamatsu #define CONFIG_SH_GPIO_PFC 868d811ca3SNobuhiro Iwamatsu 878d811ca3SNobuhiro Iwamatsu /* Clock */ 88eae6c8abSNobuhiro Iwamatsu #define CONFIG_GLOBAL_TIMER 898d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ (48000000) 908d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_CPU_CLK (1196000000) 9159562ff6SNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 928d811ca3SNobuhiro Iwamatsu #define TMU_CLK_DIVIDER (4) /* 4 (default), 16, 64, 256 or 1024 */ 938d811ca3SNobuhiro Iwamatsu 9438263df8STetsuyuki Kobayashi #define CONFIG_NFS_TIMEOUT 10000UL 958d811ca3SNobuhiro Iwamatsu 968d811ca3SNobuhiro Iwamatsu /* I2C */ 972035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C 982035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH 992035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 5 1002035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE0 0xE6820000 1012035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED0 100000 1022035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE1 0xE6822000 1032035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED1 100000 1042035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE2 0xE6824000 1052035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED2 100000 1062035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE3 0xE6826000 1072035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED3 100000 1082035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE4 0xE6828000 1092035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED4 100000 110b1af67feSTetsuyuki Kobayashi #define CONFIG_SH_I2C_8BIT 1112035d77dSNobuhiro Iwamatsu #define CONFIG_SH_I2C_DATA_HIGH 4 1122035d77dSNobuhiro Iwamatsu #define CONFIG_SH_I2C_DATA_LOW 5 1132035d77dSNobuhiro Iwamatsu #define CONFIG_SH_I2C_CLOCK 104000000 /* 104 MHz */ 1148d811ca3SNobuhiro Iwamatsu 1158d811ca3SNobuhiro Iwamatsu #endif /* __KZM9G_H */ 116