1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */ 250dcf89dSDirk Eibach /* 350dcf89dSDirk Eibach * (C) Copyright 2014 4d38826a3SMario Six * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc 550dcf89dSDirk Eibach * 650dcf89dSDirk Eibach */ 750dcf89dSDirk Eibach 850dcf89dSDirk Eibach #ifndef __CONFIG_H 950dcf89dSDirk Eibach #define __CONFIG_H 1050dcf89dSDirk Eibach 1150dcf89dSDirk Eibach /* 1250dcf89dSDirk Eibach * High Level Configuration Options 1350dcf89dSDirk Eibach */ 1450dcf89dSDirk Eibach #define CONFIG_E300 1 /* E300 family */ 1550dcf89dSDirk Eibach #define CONFIG_MPC83xx 1 /* MPC83xx family */ 1650dcf89dSDirk Eibach #define CONFIG_MPC830x 1 /* MPC830x family */ 1750dcf89dSDirk Eibach #define CONFIG_MPC8308 1 /* MPC8308 CPU specific */ 1850dcf89dSDirk Eibach #define CONFIG_HRCON 1 /* HRCON board specific */ 1950dcf89dSDirk Eibach 2050dcf89dSDirk Eibach #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR 2150dcf89dSDirk Eibach 2250dcf89dSDirk Eibach /* 2350dcf89dSDirk Eibach * System Clock Setup 2450dcf89dSDirk Eibach */ 2550dcf89dSDirk Eibach #define CONFIG_83XX_CLKIN 33333333 /* in Hz */ 2650dcf89dSDirk Eibach #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 2750dcf89dSDirk Eibach 2850dcf89dSDirk Eibach /* 2950dcf89dSDirk Eibach * Hardware Reset Configuration Word 3050dcf89dSDirk Eibach * if CLKIN is 66.66MHz, then 3150dcf89dSDirk Eibach * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz 3250dcf89dSDirk Eibach * We choose the A type silicon as default, so the core is 400Mhz. 3350dcf89dSDirk Eibach */ 3450dcf89dSDirk Eibach #define CONFIG_SYS_HRCW_LOW (\ 3550dcf89dSDirk Eibach HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 3650dcf89dSDirk Eibach HRCWL_DDR_TO_SCB_CLK_2X1 |\ 3750dcf89dSDirk Eibach HRCWL_SVCOD_DIV_2 |\ 3850dcf89dSDirk Eibach HRCWL_CSB_TO_CLKIN_4X1 |\ 3950dcf89dSDirk Eibach HRCWL_CORE_TO_CSB_3X1) 4050dcf89dSDirk Eibach /* 4150dcf89dSDirk Eibach * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits 4250dcf89dSDirk Eibach * in 8308's HRCWH according to the manual, but original Freescale's 4350dcf89dSDirk Eibach * code has them and I've expirienced some problems using the board 4450dcf89dSDirk Eibach * with BDI3000 attached when I've tried to set these bits to zero 4550dcf89dSDirk Eibach * (UART doesn't work after the 'reset run' command). 4650dcf89dSDirk Eibach */ 4750dcf89dSDirk Eibach #define CONFIG_SYS_HRCW_HIGH (\ 4850dcf89dSDirk Eibach HRCWH_PCI_HOST |\ 4950dcf89dSDirk Eibach HRCWH_PCI1_ARBITER_ENABLE |\ 5050dcf89dSDirk Eibach HRCWH_CORE_ENABLE |\ 5150dcf89dSDirk Eibach HRCWH_FROM_0XFFF00100 |\ 5250dcf89dSDirk Eibach HRCWH_BOOTSEQ_DISABLE |\ 5350dcf89dSDirk Eibach HRCWH_SW_WATCHDOG_DISABLE |\ 5450dcf89dSDirk Eibach HRCWH_ROM_LOC_LOCAL_16BIT |\ 5550dcf89dSDirk Eibach HRCWH_RL_EXT_LEGACY |\ 5650dcf89dSDirk Eibach HRCWH_TSEC1M_IN_RGMII |\ 5750dcf89dSDirk Eibach HRCWH_TSEC2M_IN_RGMII |\ 5850dcf89dSDirk Eibach HRCWH_BIG_ENDIAN) 5950dcf89dSDirk Eibach 6050dcf89dSDirk Eibach /* 6150dcf89dSDirk Eibach * System IO Config 6250dcf89dSDirk Eibach */ 6350dcf89dSDirk Eibach #define CONFIG_SYS_SICRH (\ 6450dcf89dSDirk Eibach SICRH_ESDHC_A_SD |\ 6550dcf89dSDirk Eibach SICRH_ESDHC_B_SD |\ 6650dcf89dSDirk Eibach SICRH_ESDHC_C_SD |\ 6750dcf89dSDirk Eibach SICRH_GPIO_A_GPIO |\ 6850dcf89dSDirk Eibach SICRH_GPIO_B_GPIO |\ 6950dcf89dSDirk Eibach SICRH_IEEE1588_A_GPIO |\ 7050dcf89dSDirk Eibach SICRH_USB |\ 7150dcf89dSDirk Eibach SICRH_GTM_GPIO |\ 7250dcf89dSDirk Eibach SICRH_IEEE1588_B_GPIO |\ 7350dcf89dSDirk Eibach SICRH_ETSEC2_GPIO |\ 7450dcf89dSDirk Eibach SICRH_GPIOSEL_1 |\ 7550dcf89dSDirk Eibach SICRH_TMROBI_V3P3 |\ 7650dcf89dSDirk Eibach SICRH_TSOBI1_V2P5 |\ 7750dcf89dSDirk Eibach SICRH_TSOBI2_V2P5) /* 0x0037f103 */ 7850dcf89dSDirk Eibach #define CONFIG_SYS_SICRL (\ 7950dcf89dSDirk Eibach SICRL_SPI_PF0 |\ 8050dcf89dSDirk Eibach SICRL_UART_PF0 |\ 8150dcf89dSDirk Eibach SICRL_IRQ_PF0 |\ 8250dcf89dSDirk Eibach SICRL_I2C2_PF0 |\ 8350dcf89dSDirk Eibach SICRL_ETSEC1_GTX_CLK125) /* 0x00000000 */ 8450dcf89dSDirk Eibach 8550dcf89dSDirk Eibach /* 8650dcf89dSDirk Eibach * IMMR new address 8750dcf89dSDirk Eibach */ 8850dcf89dSDirk Eibach #define CONFIG_SYS_IMMR 0xE0000000 8950dcf89dSDirk Eibach 9050dcf89dSDirk Eibach /* 9150dcf89dSDirk Eibach * SERDES 9250dcf89dSDirk Eibach */ 9350dcf89dSDirk Eibach #define CONFIG_FSL_SERDES 9450dcf89dSDirk Eibach #define CONFIG_FSL_SERDES1 0xe3000 9550dcf89dSDirk Eibach 9650dcf89dSDirk Eibach /* 9750dcf89dSDirk Eibach * Arbiter Setup 9850dcf89dSDirk Eibach */ 9950dcf89dSDirk Eibach #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 10050dcf89dSDirk Eibach #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 10150dcf89dSDirk Eibach #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */ 10250dcf89dSDirk Eibach 10350dcf89dSDirk Eibach /* 10450dcf89dSDirk Eibach * DDR Setup 10550dcf89dSDirk Eibach */ 10650dcf89dSDirk Eibach #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 10750dcf89dSDirk Eibach #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 10850dcf89dSDirk Eibach #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 10950dcf89dSDirk Eibach #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 11050dcf89dSDirk Eibach #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \ 11150dcf89dSDirk Eibach | DDRCDR_PZ_LOZ \ 11250dcf89dSDirk Eibach | DDRCDR_NZ_LOZ \ 11350dcf89dSDirk Eibach | DDRCDR_ODT \ 11450dcf89dSDirk Eibach | DDRCDR_Q_DRN) 11550dcf89dSDirk Eibach /* 0x7b880001 */ 11650dcf89dSDirk Eibach /* 11750dcf89dSDirk Eibach * Manually set up DDR parameters 11850dcf89dSDirk Eibach * consist of one chip NT5TU64M16HG from NANYA 11950dcf89dSDirk Eibach */ 12050dcf89dSDirk Eibach 12150dcf89dSDirk Eibach #define CONFIG_SYS_DDR_SIZE 128 /* MB */ 12250dcf89dSDirk Eibach 12350dcf89dSDirk Eibach #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 12450dcf89dSDirk Eibach #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 12550dcf89dSDirk Eibach | CSCONFIG_ODT_RD_NEVER \ 12650dcf89dSDirk Eibach | CSCONFIG_ODT_WR_ONLY_CURRENT \ 12750dcf89dSDirk Eibach | CSCONFIG_BANK_BIT_3 \ 12850dcf89dSDirk Eibach | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10) 12950dcf89dSDirk Eibach /* 0x80010102 */ 13050dcf89dSDirk Eibach #define CONFIG_SYS_DDR_TIMING_3 0 13150dcf89dSDirk Eibach #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 13250dcf89dSDirk Eibach | (0 << TIMING_CFG0_WRT_SHIFT) \ 13350dcf89dSDirk Eibach | (0 << TIMING_CFG0_RRT_SHIFT) \ 13450dcf89dSDirk Eibach | (0 << TIMING_CFG0_WWT_SHIFT) \ 13550dcf89dSDirk Eibach | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 13650dcf89dSDirk Eibach | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 13750dcf89dSDirk Eibach | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 13850dcf89dSDirk Eibach | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 13950dcf89dSDirk Eibach /* 0x00260802 */ 14050dcf89dSDirk Eibach #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \ 14150dcf89dSDirk Eibach | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 14250dcf89dSDirk Eibach | (2 << TIMING_CFG1_ACTTORW_SHIFT) \ 14350dcf89dSDirk Eibach | (7 << TIMING_CFG1_CASLAT_SHIFT) \ 14450dcf89dSDirk Eibach | (9 << TIMING_CFG1_REFREC_SHIFT) \ 14550dcf89dSDirk Eibach | (2 << TIMING_CFG1_WRREC_SHIFT) \ 14650dcf89dSDirk Eibach | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 14750dcf89dSDirk Eibach | (2 << TIMING_CFG1_WRTORD_SHIFT)) 14850dcf89dSDirk Eibach /* 0x26279222 */ 14950dcf89dSDirk Eibach #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \ 15050dcf89dSDirk Eibach | (4 << TIMING_CFG2_CPO_SHIFT) \ 15150dcf89dSDirk Eibach | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 15250dcf89dSDirk Eibach | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 15350dcf89dSDirk Eibach | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 15450dcf89dSDirk Eibach | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 15550dcf89dSDirk Eibach | (5 << TIMING_CFG2_FOUR_ACT_SHIFT)) 15650dcf89dSDirk Eibach /* 0x021848c5 */ 15750dcf89dSDirk Eibach #define CONFIG_SYS_DDR_INTERVAL ((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \ 15850dcf89dSDirk Eibach | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 15950dcf89dSDirk Eibach /* 0x08240100 */ 16050dcf89dSDirk Eibach #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 16150dcf89dSDirk Eibach | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 16250dcf89dSDirk Eibach | SDRAM_CFG_DBW_16) 16350dcf89dSDirk Eibach /* 0x43100000 */ 16450dcf89dSDirk Eibach 16550dcf89dSDirk Eibach #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ 16650dcf89dSDirk Eibach #define CONFIG_SYS_DDR_MODE ((0x0440 << SDRAM_MODE_ESD_SHIFT) \ 16750dcf89dSDirk Eibach | (0x0242 << SDRAM_MODE_SD_SHIFT)) 16850dcf89dSDirk Eibach /* ODT 150ohm CL=4, AL=0 on SDRAM */ 16950dcf89dSDirk Eibach #define CONFIG_SYS_DDR_MODE2 0x00000000 17050dcf89dSDirk Eibach 17150dcf89dSDirk Eibach /* 17250dcf89dSDirk Eibach * Memory test 17350dcf89dSDirk Eibach */ 17450dcf89dSDirk Eibach #define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */ 17550dcf89dSDirk Eibach #define CONFIG_SYS_MEMTEST_END 0x07f00000 17650dcf89dSDirk Eibach 17750dcf89dSDirk Eibach /* 17850dcf89dSDirk Eibach * The reserved memory 17950dcf89dSDirk Eibach */ 18050dcf89dSDirk Eibach #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 18150dcf89dSDirk Eibach 18250dcf89dSDirk Eibach #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 18350dcf89dSDirk Eibach #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 18450dcf89dSDirk Eibach 18550dcf89dSDirk Eibach /* 18650dcf89dSDirk Eibach * Initial RAM Base Address Setup 18750dcf89dSDirk Eibach */ 18850dcf89dSDirk Eibach #define CONFIG_SYS_INIT_RAM_LOCK 1 18950dcf89dSDirk Eibach #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 19050dcf89dSDirk Eibach #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 19150dcf89dSDirk Eibach #define CONFIG_SYS_GBL_DATA_OFFSET \ 19250dcf89dSDirk Eibach (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 19350dcf89dSDirk Eibach 19450dcf89dSDirk Eibach /* 19550dcf89dSDirk Eibach * Local Bus Configuration & Clock Setup 19650dcf89dSDirk Eibach */ 19750dcf89dSDirk Eibach #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 19850dcf89dSDirk Eibach #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 19950dcf89dSDirk Eibach #define CONFIG_SYS_LBC_LBCR 0x00040000 20050dcf89dSDirk Eibach 20150dcf89dSDirk Eibach /* 20250dcf89dSDirk Eibach * FLASH on the Local Bus 20350dcf89dSDirk Eibach */ 20450dcf89dSDirk Eibach #if 1 20550dcf89dSDirk Eibach #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 20650dcf89dSDirk Eibach #define CONFIG_FLASH_CFI_LEGACY 20750dcf89dSDirk Eibach #define CONFIG_SYS_FLASH_LEGACY_512Kx16 20850dcf89dSDirk Eibach #endif 20950dcf89dSDirk Eibach 21050dcf89dSDirk Eibach #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 21150dcf89dSDirk Eibach #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is up to 8M */ 21250dcf89dSDirk Eibach 21350dcf89dSDirk Eibach /* Window base at flash base */ 21450dcf89dSDirk Eibach #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 21550dcf89dSDirk Eibach #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB) 21650dcf89dSDirk Eibach 21750dcf89dSDirk Eibach #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 21850dcf89dSDirk Eibach | BR_PS_16 /* 16 bit port */ \ 21950dcf89dSDirk Eibach | BR_MS_GPCM /* MSEL = GPCM */ \ 22050dcf89dSDirk Eibach | BR_V) /* valid */ 22150dcf89dSDirk Eibach #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 22250dcf89dSDirk Eibach | OR_UPM_XAM \ 22350dcf89dSDirk Eibach | OR_GPCM_CSNT \ 22450dcf89dSDirk Eibach | OR_GPCM_ACS_DIV2 \ 22550dcf89dSDirk Eibach | OR_GPCM_XACS \ 22650dcf89dSDirk Eibach | OR_GPCM_SCY_15 \ 22750dcf89dSDirk Eibach | OR_GPCM_TRLX_SET \ 22850dcf89dSDirk Eibach | OR_GPCM_EHTR_SET) 22950dcf89dSDirk Eibach 23050dcf89dSDirk Eibach #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 23150dcf89dSDirk Eibach #define CONFIG_SYS_MAX_FLASH_SECT 135 23250dcf89dSDirk Eibach 23350dcf89dSDirk Eibach #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 23450dcf89dSDirk Eibach #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 23550dcf89dSDirk Eibach 23650dcf89dSDirk Eibach /* 23750dcf89dSDirk Eibach * FPGA 23850dcf89dSDirk Eibach */ 23950dcf89dSDirk Eibach #define CONFIG_SYS_FPGA0_BASE 0xE0600000 24050dcf89dSDirk Eibach #define CONFIG_SYS_FPGA0_SIZE 1 /* FPGA size is 1M */ 24150dcf89dSDirk Eibach 24250dcf89dSDirk Eibach /* Window base at FPGA base */ 24350dcf89dSDirk Eibach #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_FPGA0_BASE 24450dcf89dSDirk Eibach #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_1MB) 24550dcf89dSDirk Eibach 24650dcf89dSDirk Eibach #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FPGA0_BASE \ 24750dcf89dSDirk Eibach | BR_PS_16 /* 16 bit port */ \ 24850dcf89dSDirk Eibach | BR_MS_GPCM /* MSEL = GPCM */ \ 24950dcf89dSDirk Eibach | BR_V) /* valid */ 25050dcf89dSDirk Eibach #define CONFIG_SYS_OR1_PRELIM (MEG_TO_AM(CONFIG_SYS_FPGA0_SIZE) \ 25150dcf89dSDirk Eibach | OR_UPM_XAM \ 25250dcf89dSDirk Eibach | OR_GPCM_CSNT \ 25350dcf89dSDirk Eibach | OR_GPCM_ACS_DIV2 \ 25450dcf89dSDirk Eibach | OR_GPCM_XACS \ 25550dcf89dSDirk Eibach | OR_GPCM_SCY_15 \ 25650dcf89dSDirk Eibach | OR_GPCM_TRLX_SET \ 25750dcf89dSDirk Eibach | OR_GPCM_EHTR_SET) 25850dcf89dSDirk Eibach 25950dcf89dSDirk Eibach #define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE 26050dcf89dSDirk Eibach #define CONFIG_SYS_FPGA_DONE(k) 0x0010 26150dcf89dSDirk Eibach 26250dcf89dSDirk Eibach #define CONFIG_SYS_FPGA_COUNT 1 26350dcf89dSDirk Eibach 26450dcf89dSDirk Eibach #define CONFIG_SYS_MCLINK_MAX 3 26550dcf89dSDirk Eibach 26650dcf89dSDirk Eibach #define CONFIG_SYS_FPGA_PTR \ 26750dcf89dSDirk Eibach { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL } 26850dcf89dSDirk Eibach 26950dcf89dSDirk Eibach /* 27050dcf89dSDirk Eibach * Serial Port 27150dcf89dSDirk Eibach */ 27250dcf89dSDirk Eibach #define CONFIG_SYS_NS16550_SERIAL 27350dcf89dSDirk Eibach #define CONFIG_SYS_NS16550_REG_SIZE 1 27450dcf89dSDirk Eibach #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 27550dcf89dSDirk Eibach 27650dcf89dSDirk Eibach #define CONFIG_SYS_BAUDRATE_TABLE \ 27750dcf89dSDirk Eibach {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 27850dcf89dSDirk Eibach 27950dcf89dSDirk Eibach #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500) 28050dcf89dSDirk Eibach #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600) 28150dcf89dSDirk Eibach 28250dcf89dSDirk Eibach /* Pass open firmware flat tree */ 28350dcf89dSDirk Eibach 28450dcf89dSDirk Eibach /* I2C */ 28550dcf89dSDirk Eibach #define CONFIG_SYS_I2C 28650dcf89dSDirk Eibach #define CONFIG_SYS_I2C_FSL 28750dcf89dSDirk Eibach #define CONFIG_SYS_FSL_I2C_SPEED 400000 28850dcf89dSDirk Eibach #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 28950dcf89dSDirk Eibach #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 29050dcf89dSDirk Eibach 29150dcf89dSDirk Eibach #define CONFIG_PCA953X /* NXP PCA9554 */ 29250dcf89dSDirk Eibach #define CONFIG_PCA9698 /* NXP PCA9698 */ 29350dcf89dSDirk Eibach 29450dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS 29550dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH0 29650dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_0 50000 29750dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F 29850dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH1 29950dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_1 50000 30050dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F 30150dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH2 30250dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_2 50000 30350dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_2 0x7F 30450dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH3 30550dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_3 50000 30650dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_3 0x7F 30750dcf89dSDirk Eibach 3087ed45d3dSDirk Eibach #ifdef CONFIG_HRCON_DH 3097ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_DUAL 3107ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH0_1 3117ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_0_1 50000 3127ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_0_1 0x7F 3137ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH1_1 3147ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_1_1 50000 3157ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_1_1 0x7F 3167ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH2_1 3177ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_2_1 50000 3187ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_2_1 0x7F 3197ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH3_1 3207ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_3_1 50000 3217ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_3_1 0x7F 3227ed45d3dSDirk Eibach #endif 3237ed45d3dSDirk Eibach 32450dcf89dSDirk Eibach /* 32550dcf89dSDirk Eibach * Software (bit-bang) I2C driver configuration 32650dcf89dSDirk Eibach */ 32750dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT 32850dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED 50000 32950dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F 33050dcf89dSDirk Eibach #define I2C_SOFT_DECLARATIONS2 33150dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_2 50000 33250dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x7F 33350dcf89dSDirk Eibach #define I2C_SOFT_DECLARATIONS3 33450dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_3 50000 33550dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_3 0x7F 33650dcf89dSDirk Eibach #define I2C_SOFT_DECLARATIONS4 33750dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_4 50000 33850dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_4 0x7F 3397ed45d3dSDirk Eibach #define I2C_SOFT_DECLARATIONS5 3407ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_5 50000 3417ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_5 0x7F 3427ed45d3dSDirk Eibach #define I2C_SOFT_DECLARATIONS6 3437ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_6 50000 3447ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_6 0x7F 3457ed45d3dSDirk Eibach #define I2C_SOFT_DECLARATIONS7 3467ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_7 50000 3477ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_7 0x7F 3487ed45d3dSDirk Eibach #define I2C_SOFT_DECLARATIONS8 3497ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_8 50000 3507ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_8 0x7F 3515c3b6dc1SDirk Eibach 3525c3b6dc1SDirk Eibach #ifdef CONFIG_HRCON_DH 3535c3b6dc1SDirk Eibach #define I2C_SOFT_DECLARATIONS9 3545c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_9 50000 3555c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_9 0x7F 3565c3b6dc1SDirk Eibach #define I2C_SOFT_DECLARATIONS10 3575c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_10 50000 3585c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_10 0x7F 3595c3b6dc1SDirk Eibach #define I2C_SOFT_DECLARATIONS11 3605c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_11 50000 3615c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_11 0x7F 3625c3b6dc1SDirk Eibach #define I2C_SOFT_DECLARATIONS12 3635c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_12 50000 3645c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_12 0x7F 3657ed45d3dSDirk Eibach #endif 3667ed45d3dSDirk Eibach 3677ed45d3dSDirk Eibach #ifdef CONFIG_HRCON_DH 3685c3b6dc1SDirk Eibach #define CONFIG_SYS_ICS8N3QV01_I2C {13, 14, 15, 16, 17, 18, 19, 20} 3697ed45d3dSDirk Eibach #define CONFIG_SYS_DP501_I2C {1, 3, 5, 7, 2, 4, 6, 8} 3705c3b6dc1SDirk Eibach #define CONFIG_HRCON_FANS { {10, 0x4c}, {11, 0x4c}, \ 3715c3b6dc1SDirk Eibach {12, 0x4c} } 3727ed45d3dSDirk Eibach #else 3735c3b6dc1SDirk Eibach #define CONFIG_SYS_ICS8N3QV01_I2C {9, 10, 11, 12} 37450dcf89dSDirk Eibach #define CONFIG_SYS_DP501_I2C {1, 2, 3, 4} 3755c3b6dc1SDirk Eibach #define CONFIG_HRCON_FANS { {6, 0x4c}, {7, 0x4c}, \ 3765c3b6dc1SDirk Eibach {8, 0x4c} } 3777ed45d3dSDirk Eibach #endif 37850dcf89dSDirk Eibach 37950dcf89dSDirk Eibach #ifndef __ASSEMBLY__ 38050dcf89dSDirk Eibach void fpga_gpio_set(unsigned int bus, int pin); 38150dcf89dSDirk Eibach void fpga_gpio_clear(unsigned int bus, int pin); 38250dcf89dSDirk Eibach int fpga_gpio_get(unsigned int bus, int pin); 3837ed45d3dSDirk Eibach void fpga_control_set(unsigned int bus, int pin); 3847ed45d3dSDirk Eibach void fpga_control_clear(unsigned int bus, int pin); 38550dcf89dSDirk Eibach #endif 38650dcf89dSDirk Eibach 3875c3b6dc1SDirk Eibach #define I2C_SDA_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200) 3885c3b6dc1SDirk Eibach #define I2C_SCL_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100) 3895c3b6dc1SDirk Eibach #define I2C_FPGA_IDX (I2C_ADAP_HWNR % 4) 3905c3b6dc1SDirk Eibach 3917ed45d3dSDirk Eibach #ifdef CONFIG_HRCON_DH 3927ed45d3dSDirk Eibach #define I2C_ACTIVE \ 3937ed45d3dSDirk Eibach do { \ 3945c3b6dc1SDirk Eibach if (I2C_ADAP_HWNR > 7) \ 3955c3b6dc1SDirk Eibach fpga_control_set(I2C_FPGA_IDX, 0x0004); \ 3967ed45d3dSDirk Eibach else \ 3975c3b6dc1SDirk Eibach fpga_control_clear(I2C_FPGA_IDX, 0x0004); \ 3987ed45d3dSDirk Eibach } while (0) 3997ed45d3dSDirk Eibach #else 40050dcf89dSDirk Eibach #define I2C_ACTIVE { } 4017ed45d3dSDirk Eibach #endif 40250dcf89dSDirk Eibach #define I2C_TRISTATE { } 40350dcf89dSDirk Eibach #define I2C_READ \ 4045c3b6dc1SDirk Eibach (fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0) 40550dcf89dSDirk Eibach #define I2C_SDA(bit) \ 40650dcf89dSDirk Eibach do { \ 40750dcf89dSDirk Eibach if (bit) \ 4085c3b6dc1SDirk Eibach fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \ 40950dcf89dSDirk Eibach else \ 4105c3b6dc1SDirk Eibach fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \ 41150dcf89dSDirk Eibach } while (0) 41250dcf89dSDirk Eibach #define I2C_SCL(bit) \ 41350dcf89dSDirk Eibach do { \ 41450dcf89dSDirk Eibach if (bit) \ 4155c3b6dc1SDirk Eibach fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \ 41650dcf89dSDirk Eibach else \ 4175c3b6dc1SDirk Eibach fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \ 41850dcf89dSDirk Eibach } while (0) 41950dcf89dSDirk Eibach #define I2C_DELAY udelay(25) /* 1/4 I2C clock duration */ 42050dcf89dSDirk Eibach 42150dcf89dSDirk Eibach /* 42250dcf89dSDirk Eibach * Software (bit-bang) MII driver configuration 42350dcf89dSDirk Eibach */ 42450dcf89dSDirk Eibach #define CONFIG_BITBANGMII /* bit-bang MII PHY management */ 42550dcf89dSDirk Eibach #define CONFIG_BITBANGMII_MULTI 42650dcf89dSDirk Eibach 42750dcf89dSDirk Eibach /* 42850dcf89dSDirk Eibach * OSD Setup 42950dcf89dSDirk Eibach */ 43050dcf89dSDirk Eibach #define CONFIG_SYS_OSD_SCREENS 1 43150dcf89dSDirk Eibach #define CONFIG_SYS_DP501_DIFFERENTIAL 43250dcf89dSDirk Eibach #define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */ 43350dcf89dSDirk Eibach 4347ed45d3dSDirk Eibach #ifdef CONFIG_HRCON_DH 4357ed45d3dSDirk Eibach #define CONFIG_SYS_OSD_DH 4367ed45d3dSDirk Eibach #endif 4377ed45d3dSDirk Eibach 43850dcf89dSDirk Eibach /* 43950dcf89dSDirk Eibach * General PCI 44050dcf89dSDirk Eibach * Addresses are mapped 1-1. 44150dcf89dSDirk Eibach */ 44250dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_BASE 0xA0000000 44350dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000 44450dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000 44550dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 44650dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000 44750dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000 44850dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 44950dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000 45050dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 45150dcf89dSDirk Eibach 45250dcf89dSDirk Eibach /* enable PCIE clock */ 45350dcf89dSDirk Eibach #define CONFIG_SYS_SCCR_PCIEXP1CM 1 45450dcf89dSDirk Eibach 45550dcf89dSDirk Eibach #define CONFIG_PCI_INDIRECT_BRIDGE 45650dcf89dSDirk Eibach #define CONFIG_PCIE 45750dcf89dSDirk Eibach 45850dcf89dSDirk Eibach #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 45950dcf89dSDirk Eibach #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1 46050dcf89dSDirk Eibach 46150dcf89dSDirk Eibach /* 46250dcf89dSDirk Eibach * TSEC 46350dcf89dSDirk Eibach */ 46450dcf89dSDirk Eibach #define CONFIG_SYS_TSEC1_OFFSET 0x24000 46550dcf89dSDirk Eibach #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 46650dcf89dSDirk Eibach 46750dcf89dSDirk Eibach /* 46850dcf89dSDirk Eibach * TSEC ethernet configuration 46950dcf89dSDirk Eibach */ 47050dcf89dSDirk Eibach #define CONFIG_TSEC1 47150dcf89dSDirk Eibach #define CONFIG_TSEC1_NAME "eTSEC0" 47250dcf89dSDirk Eibach #define TSEC1_PHY_ADDR 1 47350dcf89dSDirk Eibach #define TSEC1_PHYIDX 0 47450dcf89dSDirk Eibach #define TSEC1_FLAGS TSEC_GIGABIT 47550dcf89dSDirk Eibach 47650dcf89dSDirk Eibach /* Options are: eTSEC[0-1] */ 47750dcf89dSDirk Eibach #define CONFIG_ETHPRIME "eTSEC0" 47850dcf89dSDirk Eibach 47950dcf89dSDirk Eibach /* 48050dcf89dSDirk Eibach * Environment 48150dcf89dSDirk Eibach */ 48250dcf89dSDirk Eibach #if 1 48350dcf89dSDirk Eibach #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \ 48450dcf89dSDirk Eibach CONFIG_SYS_MONITOR_LEN) 48550dcf89dSDirk Eibach #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 48650dcf89dSDirk Eibach #define CONFIG_ENV_SIZE 0x2000 48750dcf89dSDirk Eibach #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 48850dcf89dSDirk Eibach #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 48950dcf89dSDirk Eibach #else 49050dcf89dSDirk Eibach #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 49150dcf89dSDirk Eibach #endif 49250dcf89dSDirk Eibach 49350dcf89dSDirk Eibach #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 49450dcf89dSDirk Eibach #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 49550dcf89dSDirk Eibach 49650dcf89dSDirk Eibach /* 49750dcf89dSDirk Eibach * Command line configuration. 49850dcf89dSDirk Eibach */ 49950dcf89dSDirk Eibach 50050dcf89dSDirk Eibach /* 50150dcf89dSDirk Eibach * Miscellaneous configurable options 50250dcf89dSDirk Eibach */ 50350dcf89dSDirk Eibach #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 50450dcf89dSDirk Eibach #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 50550dcf89dSDirk Eibach 50650dcf89dSDirk Eibach #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 50750dcf89dSDirk Eibach 50850dcf89dSDirk Eibach #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 50950dcf89dSDirk Eibach 51050dcf89dSDirk Eibach /* 51150dcf89dSDirk Eibach * For booting Linux, the board info and command line data 51250dcf89dSDirk Eibach * have to be in the first 256 MB of memory, since this is 51350dcf89dSDirk Eibach * the maximum mapped by the Linux kernel during initialization. 51450dcf89dSDirk Eibach */ 51550dcf89dSDirk Eibach #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 51650dcf89dSDirk Eibach 51750dcf89dSDirk Eibach /* 51850dcf89dSDirk Eibach * Core HID Setup 51950dcf89dSDirk Eibach */ 52050dcf89dSDirk Eibach #define CONFIG_SYS_HID0_INIT 0x000000000 52150dcf89dSDirk Eibach #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 52250dcf89dSDirk Eibach HID0_ENABLE_INSTRUCTION_CACHE | \ 52350dcf89dSDirk Eibach HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) 52450dcf89dSDirk Eibach #define CONFIG_SYS_HID2 HID2_HBE 52550dcf89dSDirk Eibach 52650dcf89dSDirk Eibach /* 52750dcf89dSDirk Eibach * MMU Setup 52850dcf89dSDirk Eibach */ 52950dcf89dSDirk Eibach 53050dcf89dSDirk Eibach /* DDR: cache cacheable */ 53150dcf89dSDirk Eibach #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \ 53250dcf89dSDirk Eibach BATL_MEMCOHERENCE) 53350dcf89dSDirk Eibach #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \ 53450dcf89dSDirk Eibach BATU_VS | BATU_VP) 53550dcf89dSDirk Eibach #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 53650dcf89dSDirk Eibach #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 53750dcf89dSDirk Eibach 53850dcf89dSDirk Eibach /* IMMRBAR, PCI IO and FPGA: cache-inhibit and guarded */ 53950dcf89dSDirk Eibach #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \ 54050dcf89dSDirk Eibach BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 54150dcf89dSDirk Eibach #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \ 54250dcf89dSDirk Eibach BATU_VP) 54350dcf89dSDirk Eibach #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 54450dcf89dSDirk Eibach #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 54550dcf89dSDirk Eibach 54650dcf89dSDirk Eibach /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 54750dcf89dSDirk Eibach #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \ 54850dcf89dSDirk Eibach BATL_MEMCOHERENCE) 54950dcf89dSDirk Eibach #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \ 55050dcf89dSDirk Eibach BATU_VS | BATU_VP) 55150dcf89dSDirk Eibach #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \ 55250dcf89dSDirk Eibach BATL_CACHEINHIBIT | \ 55350dcf89dSDirk Eibach BATL_GUARDEDSTORAGE) 55450dcf89dSDirk Eibach #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 55550dcf89dSDirk Eibach 55650dcf89dSDirk Eibach /* Stack in dcache: cacheable, no memory coherence */ 55750dcf89dSDirk Eibach #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 55850dcf89dSDirk Eibach #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \ 55950dcf89dSDirk Eibach BATU_VS | BATU_VP) 56050dcf89dSDirk Eibach #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 56150dcf89dSDirk Eibach #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 56250dcf89dSDirk Eibach 56350dcf89dSDirk Eibach /* 56450dcf89dSDirk Eibach * Environment Configuration 56550dcf89dSDirk Eibach */ 56650dcf89dSDirk Eibach 56750dcf89dSDirk Eibach #define CONFIG_ENV_OVERWRITE 56850dcf89dSDirk Eibach 56950dcf89dSDirk Eibach #if defined(CONFIG_TSEC_ENET) 57050dcf89dSDirk Eibach #define CONFIG_HAS_ETH0 57150dcf89dSDirk Eibach #endif 57250dcf89dSDirk Eibach 57350dcf89dSDirk Eibach #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 57450dcf89dSDirk Eibach 57550dcf89dSDirk Eibach 5765bc0543dSMario Six #define CONFIG_HOSTNAME "hrcon" 57750dcf89dSDirk Eibach #define CONFIG_ROOTPATH "/opt/nfsroot" 57850dcf89dSDirk Eibach #define CONFIG_BOOTFILE "uImage" 57950dcf89dSDirk Eibach 58050dcf89dSDirk Eibach #define CONFIG_PREBOOT /* enable preboot variable */ 58150dcf89dSDirk Eibach 58250dcf89dSDirk Eibach #define CONFIG_EXTRA_ENV_SETTINGS \ 58350dcf89dSDirk Eibach "netdev=eth0\0" \ 58450dcf89dSDirk Eibach "consoledev=ttyS1\0" \ 58550dcf89dSDirk Eibach "u-boot=u-boot.bin\0" \ 58650dcf89dSDirk Eibach "kernel_addr=1000000\0" \ 58750dcf89dSDirk Eibach "fdt_addr=C00000\0" \ 58850dcf89dSDirk Eibach "fdtfile=hrcon.dtb\0" \ 58950dcf89dSDirk Eibach "load=tftp ${loadaddr} ${u-boot}\0" \ 59050dcf89dSDirk Eibach "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \ 59150dcf89dSDirk Eibach " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\ 59250dcf89dSDirk Eibach " +${filesize};cp.b ${fileaddr} " \ 59350dcf89dSDirk Eibach __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \ 59450dcf89dSDirk Eibach "upd=run load update\0" \ 59550dcf89dSDirk Eibach 59650dcf89dSDirk Eibach #define CONFIG_NFSBOOTCOMMAND \ 59750dcf89dSDirk Eibach "setenv bootargs root=/dev/nfs rw " \ 59850dcf89dSDirk Eibach "nfsroot=$serverip:$rootpath " \ 59950dcf89dSDirk Eibach "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 60050dcf89dSDirk Eibach "console=$consoledev,$baudrate $othbootargs;" \ 60150dcf89dSDirk Eibach "tftp ${kernel_addr} $bootfile;" \ 60250dcf89dSDirk Eibach "tftp ${fdt_addr} $fdtfile;" \ 60350dcf89dSDirk Eibach "bootm ${kernel_addr} - ${fdt_addr}" 60450dcf89dSDirk Eibach 60550dcf89dSDirk Eibach #define CONFIG_MMCBOOTCOMMAND \ 60650dcf89dSDirk Eibach "setenv bootargs root=/dev/mmcblk0p3 rw rootwait " \ 60750dcf89dSDirk Eibach "console=$consoledev,$baudrate $othbootargs;" \ 60850dcf89dSDirk Eibach "ext2load mmc 0:2 ${kernel_addr} $bootfile;" \ 60950dcf89dSDirk Eibach "ext2load mmc 0:2 ${fdt_addr} $fdtfile;" \ 61050dcf89dSDirk Eibach "bootm ${kernel_addr} - ${fdt_addr}" 61150dcf89dSDirk Eibach 61250dcf89dSDirk Eibach #define CONFIG_BOOTCOMMAND CONFIG_MMCBOOTCOMMAND 61350dcf89dSDirk Eibach 61450dcf89dSDirk Eibach #endif /* __CONFIG_H */ 615