1 /* 2 * Copyright (C) 2013 Samsung Electronics 3 * 4 * Configuration settings for the SAMSUNG EXYNOS5 board. 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9 #ifndef __CONFIG_EXYNOS5_COMMON_H 10 #define __CONFIG_EXYNOS5_COMMON_H 11 12 #define CONFIG_EXYNOS5 /* Exynos5 Family */ 13 14 #include "exynos-common.h" 15 16 #define CONFIG_EXYNOS_SPL 17 18 #ifdef FTRACE 19 #define CONFIG_TRACE 20 #define CONFIG_CMD_TRACE 21 #define CONFIG_TRACE_BUFFER_SIZE (16 << 20) 22 #define CONFIG_TRACE_EARLY_SIZE (8 << 20) 23 #define CONFIG_TRACE_EARLY 24 #define CONFIG_TRACE_EARLY_ADDR 0x50000000 25 #endif 26 27 /* Enable ACE acceleration for SHA1 and SHA256 */ 28 #define CONFIG_EXYNOS_ACE_SHA 29 #define CONFIG_SHA_HW_ACCEL 30 31 /* Power Down Modes */ 32 #define S5P_CHECK_SLEEP 0x00000BAD 33 #define S5P_CHECK_DIDLE 0xBAD00000 34 #define S5P_CHECK_LPA 0xABAD0000 35 36 /* Offset for inform registers */ 37 #define INFORM0_OFFSET 0x800 38 #define INFORM1_OFFSET 0x804 39 #define INFORM2_OFFSET 0x808 40 #define INFORM3_OFFSET 0x80c 41 42 /* select serial console configuration */ 43 #define CONFIG_BAUDRATE 115200 44 #define EXYNOS5_DEFAULT_UART_OFFSET 0x010000 45 #define CONFIG_SYS_CONSOLE_IS_IN_ENV 46 #define CONFIG_CONSOLE_MUX 47 48 #define CONFIG_CMD_HASH 49 50 /* Thermal Management Unit */ 51 #define CONFIG_EXYNOS_TMU 52 #define CONFIG_CMD_DTT 53 #define CONFIG_TMU_CMD_DTT 54 55 /* MMC SPL */ 56 #define COPY_BL2_FNPTR_ADDR 0x02020030 57 #define CONFIG_SUPPORT_EMMC_BOOT 58 59 /* specific .lds file */ 60 #define CONFIG_SPL_LDSCRIPT "board/samsung/common/exynos-uboot-spl.lds" 61 62 /* Boot Argument Buffer Size */ 63 /* memtest works on */ 64 #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE 65 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000) 66 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000) 67 68 #define CONFIG_RD_LVL 69 70 #define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE 71 #define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE 72 #define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE) 73 #define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE 74 #define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE)) 75 #define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE 76 #define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE)) 77 #define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE 78 #define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE)) 79 #define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE 80 #define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE)) 81 #define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE 82 #define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE)) 83 #define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE 84 #define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE)) 85 #define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE 86 87 #define CONFIG_SYS_MONITOR_BASE 0x00000000 88 89 #define CONFIG_SYS_MMC_ENV_DEV 0 90 91 #define CONFIG_SECURE_BL1_ONLY 92 93 /* Secure FW size configuration */ 94 #ifdef CONFIG_SECURE_BL1_ONLY 95 #define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */ 96 #else 97 #define CONFIG_SEC_FW_SIZE 0 98 #endif 99 100 /* Configuration of BL1, BL2, ENV Blocks on mmc */ 101 #define CONFIG_RES_BLOCK_SIZE (512) 102 #define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/ 103 #define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */ 104 #define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */ 105 106 #define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE) 107 #define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE) 108 109 /* U-Boot copy size from boot Media to DRAM.*/ 110 #define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512) 111 #define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512) 112 113 #define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058 114 #define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE) 115 116 /* I2C */ 117 #define CONFIG_SYS_I2C_S3C24X0 118 #define CONFIG_SYS_I2C_S3C24X0_SPEED 100000 /* 100 Kbps */ 119 #define CONFIG_SYS_I2C_S3C24X0_SLAVE 0x0 120 121 /* SPI */ 122 #ifdef CONFIG_SPI_FLASH 123 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 124 #define CONFIG_SF_DEFAULT_SPEED 50000000 125 #endif 126 127 #ifdef CONFIG_ENV_IS_IN_SPI_FLASH 128 #define CONFIG_ENV_SPI_MODE SPI_MODE_0 129 #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE 130 #define CONFIG_ENV_SPI_BUS 1 131 #define CONFIG_ENV_SPI_MAX_HZ 50000000 132 #endif 133 134 /* Ethernet Controllor Driver */ 135 #ifdef CONFIG_CMD_NET 136 #define CONFIG_SMC911X 137 #define CONFIG_SMC911X_BASE 0x5000000 138 #define CONFIG_SMC911X_16_BIT 139 #define CONFIG_ENV_SROM_BANK 1 140 #endif /*CONFIG_CMD_NET*/ 141 142 /* SHA hashing */ 143 #define CONFIG_CMD_HASH 144 #define CONFIG_HASH_VERIFY 145 #define CONFIG_SHA1 146 #define CONFIG_SHA256 147 148 /* Enable Time Command */ 149 150 /* USB */ 151 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3 152 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 153 154 #define CONFIG_USB_HOST_ETHER 155 #define CONFIG_USB_ETHER_ASIX 156 #define CONFIG_USB_ETHER_SMSC95XX 157 #define CONFIG_USB_ETHER_RTL8152 158 159 /* USB boot mode */ 160 #define CONFIG_USB_BOOTING 161 #define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070 162 #define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002 163 #define EXYNOS_IRAM_SECONDARY_BASE 0x02020018 164 165 #define BOOT_TARGET_DEVICES(func) \ 166 func(MMC, mmc, 1) \ 167 func(MMC, mmc, 0) \ 168 func(PXE, pxe, na) \ 169 func(DHCP, dhcp, na) 170 171 #include <config_distro_bootcmd.h> 172 173 #ifndef MEM_LAYOUT_ENV_SETTINGS 174 /* 2GB RAM, bootm size of 256M, load scripts after that */ 175 #define MEM_LAYOUT_ENV_SETTINGS \ 176 "bootm_size=0x10000000\0" \ 177 "kernel_addr_r=0x42000000\0" \ 178 "fdt_addr_r=0x43000000\0" \ 179 "ramdisk_addr_r=0x43300000\0" \ 180 "scriptaddr=0x50000000\0" \ 181 "pxefile_addr_r=0x51000000\0" 182 #endif 183 184 #ifndef EXYNOS_DEVICE_SETTINGS 185 #define EXYNOS_DEVICE_SETTINGS \ 186 "stdin=serial\0" \ 187 "stdout=serial\0" \ 188 "stderr=serial\0" 189 #endif 190 191 #ifndef EXYNOS_FDTFILE_SETTING 192 #define EXYNOS_FDTFILE_SETTING 193 #endif 194 195 #define CONFIG_EXTRA_ENV_SETTINGS \ 196 EXYNOS_DEVICE_SETTINGS \ 197 EXYNOS_FDTFILE_SETTING \ 198 MEM_LAYOUT_ENV_SETTINGS \ 199 BOOTENV 200 201 #endif /* __CONFIG_EXYNOS5_COMMON_H */ 202