xref: /openbmc/u-boot/include/configs/edminiv2.h (revision 278b90ce786f73faf29aa522d5d101e1da006378)
1 /*
2  * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
3  *
4  * Based on original Kirkwood support which is
5  * (C) Copyright 2009
6  * Marvell Semiconductor <www.marvell.com>
7  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
8  *
9  * SPDX-License-Identifier:	GPL-2.0+
10  */
11 
12 #ifndef _CONFIG_EDMINIV2_H
13 #define _CONFIG_EDMINIV2_H
14 
15 /*
16  * SPL
17  */
18 
19 #define CONFIG_SPL_FRAMEWORK
20 #define CONFIG_SPL_TEXT_BASE		0xffff0000
21 #define CONFIG_SPL_MAX_SIZE		0x0000fff0
22 #define CONFIG_SPL_STACK		0x00020000
23 #define CONFIG_SPL_BSS_START_ADDR	0x00020000
24 #define CONFIG_SPL_BSS_MAX_SIZE		0x0001ffff
25 #define CONFIG_SYS_SPL_MALLOC_START	0x00040000
26 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x0001ffff
27 #define CONFIG_SYS_UBOOT_BASE		0xfff90000
28 #define CONFIG_SYS_UBOOT_START		0x00800000
29 
30 /*
31  * High Level Configuration Options (easy to change)
32  */
33 
34 #define CONFIG_MARVELL		1
35 #define CONFIG_FEROCEON		1	/* CPU Core subversion */
36 #define CONFIG_88F5182		1	/* SOC Name */
37 
38 #include <asm/arch/orion5x.h>
39 /*
40  * CLKs configurations
41  */
42 
43 /*
44  * Board-specific values for Orion5x MPP low level init:
45  * - MPPs 12 to 15 are SATA LEDs (mode 5)
46  * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for
47  *   MPP16 to MPP19, mode 0 for others
48  */
49 
50 #define ORION5X_MPP0_7		0x00000003
51 #define ORION5X_MPP8_15		0x55550000
52 #define ORION5X_MPP16_23	0x00005555
53 
54 /*
55  * Board-specific values for Orion5x GPIO low level init:
56  * - GPIO3 is input (RTC interrupt)
57  * - GPIO16 is Power LED control (0 = on, 1 = off)
58  * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16)
59  * - GPIO18 is Power Button status (0 = Released, 1 = Pressed)
60  * - GPIO19 is SATA disk power toggle (toggles on 0-to-1)
61  * - GPIO22 is SATA disk power status ()
62  * - GPIO23 is supply status for SATA disk ()
63  * - GPIO24 is supply control for board (write 1 to power off)
64  * Last GPIO is 25, further bits are supposed to be 0.
65  * Enable mask has ones for INPUT, 0 for OUTPUT.
66  * Default is LED ON, board ON :)
67  */
68 
69 #define ORION5X_GPIO_OUT_ENABLE		0xfef4f0ca
70 #define ORION5X_GPIO_OUT_VALUE		0x00000000
71 #define ORION5X_GPIO_IN_POLARITY	0x000000d0
72 
73 /*
74  * NS16550 Configuration
75  */
76 
77 #define CONFIG_SYS_NS16550_SERIAL
78 #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
79 #define CONFIG_SYS_NS16550_CLK		CONFIG_SYS_TCLK
80 #define CONFIG_SYS_NS16550_COM1		ORION5X_UART0_BASE
81 
82 /*
83  * Serial Port configuration
84  * The following definitions let you select what serial you want to use
85  * for your console driver.
86  */
87 
88 #define CONFIG_CONS_INDEX	1	/*Console on UART0 */
89 #define CONFIG_SYS_BAUDRATE_TABLE \
90 	{ 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 }
91 
92 /*
93  * FLASH configuration
94  */
95 
96 #define CONFIG_SYS_FLASH_CFI
97 #define CONFIG_FLASH_CFI_DRIVER
98 #define CONFIG_SYS_MAX_FLASH_BANKS	1  /* max num of flash banks       */
99 #define CONFIG_SYS_MAX_FLASH_SECT	11 /* max num of sects on one chip */
100 #define CONFIG_SYS_FLASH_BASE		0xfff80000
101 
102 /* auto boot */
103 
104 /*
105  * For booting Linux, the board info and command line data
106  * have to be in the first 8 MB of memory, since this is
107  * the maximum mapped by the Linux kernel during initialization.
108  */
109 #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs  */
110 #define CONFIG_INITRD_TAG	1	/* enable INITRD tag */
111 #define CONFIG_SETUP_MEMORY_TAGS 1	/* enable memory tag */
112 
113 #define	CONFIG_SYS_CBSIZE	1024	/* Console I/O Buff Size */
114 /*
115  * Commands configuration
116  */
117 
118 /*
119  * Network
120  */
121 
122 #ifdef CONFIG_CMD_NET
123 #define CONFIG_MVGBE				/* Enable Marvell GbE Driver */
124 #define CONFIG_MVGBE_PORTS	{1}		/* enable port 0 only */
125 #define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION	/* don't randomize MAC */
126 #define CONFIG_PHY_BASE_ADR	0x8
127 #define CONFIG_RESET_PHY_R	/* use reset_phy() to init mv8831116 PHY */
128 #define CONFIG_NETCONSOLE	/* include NetConsole support   */
129 #define	CONFIG_MII		/* expose smi ove miiphy interface */
130 #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN	/* detect link using phy */
131 #define CONFIG_ENV_OVERWRITE	/* ethaddr can be reprogrammed */
132 #endif
133 
134 /*
135  * IDE
136  */
137 #ifdef CONFIG_IDE
138 #define __io
139 #define CONFIG_IDE_PREINIT
140 /* ED Mini V has an IDE-compatible SATA connector for port 1 */
141 #define CONFIG_MVSATA_IDE_USE_PORT1
142 /* Needs byte-swapping for ATA data register */
143 #define CONFIG_IDE_SWAP_IO
144 /* Data, registers and alternate blocks are at the same offset */
145 #define CONFIG_SYS_ATA_DATA_OFFSET	(0x0100)
146 #define CONFIG_SYS_ATA_REG_OFFSET	(0x0100)
147 #define CONFIG_SYS_ATA_ALT_OFFSET	(0x0100)
148 /* Each 8-bit ATA register is aligned to a 4-bytes address */
149 #define CONFIG_SYS_ATA_STRIDE		4
150 /* Controller supports 48-bits LBA addressing */
151 #define CONFIG_LBA48
152 /* A single bus, a single device */
153 #define CONFIG_SYS_IDE_MAXBUS		1
154 #define CONFIG_SYS_IDE_MAXDEVICE	1
155 /* ATA registers base is at SATA controller base */
156 #define CONFIG_SYS_ATA_BASE_ADDR	ORION5X_SATA_BASE
157 /* ATA bus 0 is orion5x port 1 on ED Mini V2 */
158 #define CONFIG_SYS_ATA_IDE0_OFFSET	ORION5X_SATA_PORT1_OFFSET
159 /* end of IDE defines */
160 #endif /* CMD_IDE */
161 
162 /*
163  * Common USB/EHCI configuration
164  */
165 #ifdef CONFIG_CMD_USB
166 #define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE
167 #endif /* CONFIG_CMD_USB */
168 
169 /*
170  * I2C related stuff
171  */
172 #ifdef CONFIG_CMD_I2C
173 #define CONFIG_SYS_I2C
174 #define CONFIG_SYS_I2C_MVTWSI
175 #define CONFIG_I2C_MVTWSI_BASE0		ORION5X_TWSI_BASE
176 #define CONFIG_SYS_I2C_SLAVE		0x0
177 #define CONFIG_SYS_I2C_SPEED		100000
178 #endif
179 
180 /*
181  *  Environment variables configurations
182  */
183 #define CONFIG_ENV_SECT_SIZE		0x2000	/* 16K */
184 #define CONFIG_ENV_SIZE			0x2000
185 #define CONFIG_ENV_OFFSET		0x4000	/* env starts here */
186 
187 /*
188  * Size of malloc() pool
189  */
190 #define CONFIG_SYS_MALLOC_LEN	(1024 * 256) /* 256kB for malloc() */
191 
192 /*
193  * Other required minimal configurations
194  */
195 #define CONFIG_ARCH_CPU_INIT		/* call arch_cpu_init() */
196 #define CONFIG_NR_DRAM_BANKS		1
197 
198 #define CONFIG_SYS_LOAD_ADDR		0x00800000
199 #define CONFIG_SYS_MEMTEST_START	0x00400000
200 #define CONFIG_SYS_MEMTEST_END		0x007fffff
201 #define CONFIG_SYS_RESET_ADDRESS	0xffff0000
202 
203 /* Enable command line editing */
204 #define CONFIG_CMDLINE_EDITING
205 
206 /* provide extensive help */
207 #define CONFIG_SYS_LONGHELP
208 
209 /* additions for new relocation code, must be added to all boards */
210 #define CONFIG_SYS_SDRAM_BASE		0
211 #define CONFIG_SYS_INIT_SP_ADDR	\
212 	(CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
213 
214 #endif /* _CONFIG_EDMINIV2_H */
215