1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */ 23ef5ebebSLokesh Vutla /* 33ef5ebebSLokesh Vutla * (C) Copyright 2013 43ef5ebebSLokesh Vutla * Texas Instruments Incorporated. 53ef5ebebSLokesh Vutla * Lokesh Vutla <lokeshvutla@ti.com> 63ef5ebebSLokesh Vutla * 73ef5ebebSLokesh Vutla * Configuration settings for the TI DRA7XX board. 83d657a05SEnric Balletbò i Serra * See ti_omap5_common.h for omap5 common settings. 93ef5ebebSLokesh Vutla */ 103ef5ebebSLokesh Vutla 113ef5ebebSLokesh Vutla #ifndef __CONFIG_DRA7XX_EVM_H 123ef5ebebSLokesh Vutla #define __CONFIG_DRA7XX_EVM_H 133ef5ebebSLokesh Vutla 14f843770aSSekhar Nori #include <environment/ti/dfu.h> 15f843770aSSekhar Nori 16706dd348SLokesh Vutla #define CONFIG_IODELAY_RECALIBRATION 17706dd348SLokesh Vutla 18212425b2SLokesh Vutla #define CONFIG_VERY_BIG_RAM 19212425b2SLokesh Vutla #define CONFIG_NR_DRAM_BANKS 2 20212425b2SLokesh Vutla #define CONFIG_MAX_MEM_MAPPED 0x80000000 21212425b2SLokesh Vutla 2279b079f3STom Rini #ifndef CONFIG_QSPI_BOOT 23d3d33dafSLokesh Vutla /* MMC ENV related defines */ 24d3d33dafSLokesh Vutla #define CONFIG_SYS_MMC_ENV_DEV 1 /* SLOT2: eMMC(1) */ 252737f011STom Rini #define CONFIG_ENV_SIZE (128 << 10) 267a53a1a8SJean-Jacques Hiblot #define CONFIG_ENV_OFFSET 0x260000 27d3d33dafSLokesh Vutla #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE) 28d3d33dafSLokesh Vutla #define CONFIG_SYS_REDUNDAND_ENVIRONMENT 2979b079f3STom Rini #endif 309552ee3eSTom Rini 31a13cbf5fSMinal Shah #if (CONFIG_CONS_INDEX == 1) 32a8017574STom Rini #define CONSOLEDEV "ttyO0" 33a13cbf5fSMinal Shah #elif (CONFIG_CONS_INDEX == 3) 34a13cbf5fSMinal Shah #define CONSOLEDEV "ttyO2" 35a13cbf5fSMinal Shah #endif 36a13cbf5fSMinal Shah #define CONFIG_SYS_NS16550_COM1 UART1_BASE /* Base EVM has UART0 */ 37a13cbf5fSMinal Shah #define CONFIG_SYS_NS16550_COM2 UART2_BASE /* UART2 */ 38a13cbf5fSMinal Shah #define CONFIG_SYS_NS16550_COM3 UART3_BASE /* UART3 */ 3997405d84SLokesh Vutla 40a1dc980dSSimon Glass #define CONFIG_ENV_EEPROM_IS_ON_I2C 41a1dc980dSSimon Glass #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Main EEPROM */ 42a1dc980dSSimon Glass #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 43a1dc980dSSimon Glass 4497405d84SLokesh Vutla #define CONFIG_SYS_OMAP_ABE_SYSCK 4545dbbf29SDan Murphy 4608520bf5STom Rini #ifndef CONFIG_SPL_BUILD 472efa79aeSTom Rini /* Define the default GPT table for eMMC */ 482efa79aeSTom Rini #define PARTS_DEFAULT \ 49c6afa113SSam Protsenko /* Linux partitions */ \ 502efa79aeSTom Rini "uuid_disk=${uuid_gpt_disk};" \ 51a0b0ff0aSSam Protsenko "name=bootloader,start=384K,size=1792K,uuid=${uuid_gpt_bootloader};" \ 52a0b0ff0aSSam Protsenko "name=rootfs,start=2688K,size=-,uuid=${uuid_gpt_rootfs}\0" \ 53c6afa113SSam Protsenko /* Android partitions */ \ 54c6afa113SSam Protsenko "partitions_android=" \ 55c6afa113SSam Protsenko "uuid_disk=${uuid_gpt_disk};" \ 564886de76SSemen Protsenko "name=xloader,start=128K,size=256K,uuid=${uuid_gpt_xloader};" \ 57ebeda0b1SSemen Protsenko "name=bootloader,size=1792K,uuid=${uuid_gpt_bootloader};" \ 58c6afa113SSam Protsenko "name=environment,size=128K,uuid=${uuid_gpt_environment};" \ 59c6afa113SSam Protsenko "name=misc,size=128K,uuid=${uuid_gpt_misc};" \ 604886de76SSemen Protsenko "name=reserved,size=256K,uuid=${uuid_gpt_reserved};" \ 614886de76SSemen Protsenko "name=efs,size=16M,uuid=${uuid_gpt_efs};" \ 62c6afa113SSam Protsenko "name=crypto,size=16K,uuid=${uuid_gpt_crypto};" \ 6365d87d6cSPraneeth Bajjuri "name=recovery,size=40M,uuid=${uuid_gpt_recovery};" \ 64c6afa113SSam Protsenko "name=boot,size=10M,uuid=${uuid_gpt_boot};" \ 65c6afa113SSam Protsenko "name=system,size=768M,uuid=${uuid_gpt_system};" \ 663f3607deSVishal Mahaveer "name=vendor,size=256M,uuid=${uuid_gpt_vendor};" \ 67c6afa113SSam Protsenko "name=cache,size=256M,uuid=${uuid_gpt_cache};" \ 68c6afa113SSam Protsenko "name=ipu1,size=1M,uuid=${uuid_gpt_ipu1};" \ 69c6afa113SSam Protsenko "name=ipu2,size=1M,uuid=${uuid_gpt_ipu2};" \ 70c6afa113SSam Protsenko "name=userdata,size=-,uuid=${uuid_gpt_userdata}" 712efa79aeSTom Rini 727a5a3e37SKishon Vijay Abraham I #define DFUARGS \ 737a5a3e37SKishon Vijay Abraham I "dfu_bufsiz=0x10000\0" \ 747a5a3e37SKishon Vijay Abraham I DFU_ALT_INFO_MMC \ 757a5a3e37SKishon Vijay Abraham I DFU_ALT_INFO_EMMC \ 765486d067SVignesh R DFU_ALT_INFO_RAM \ 775486d067SVignesh R DFU_ALT_INFO_QSPI 7808520bf5STom Rini #endif 79be17d396SDileep Katta 80cdb1808aSB, Ravi #ifdef CONFIG_SPL_BUILD 81cdb1808aSB, Ravi #undef CONFIG_CMD_BOOTD 82cdb1808aSB, Ravi #ifdef CONFIG_SPL_DFU_SUPPORT 83cdb1808aSB, Ravi #define CONFIG_SPL_LOAD_FIT_ADDRESS 0x80200000 84cdb1808aSB, Ravi #define DFUARGS \ 85cdb1808aSB, Ravi "dfu_bufsiz=0x10000\0" \ 86cdb1808aSB, Ravi DFU_ALT_INFO_RAM 87cdb1808aSB, Ravi #endif 88cdb1808aSB, Ravi #endif 89cdb1808aSB, Ravi 903d657a05SEnric Balletbò i Serra #include <configs/ti_omap5_common.h> 9145dbbf29SDan Murphy 922efa79aeSTom Rini /* Enhance our eMMC support / experience. */ 938065a4e8SLubomir Popov #define CONFIG_HSMMC2_8BIT 942efa79aeSTom Rini 95c9be62caSMugunthan V N /* CPSW Ethernet */ 96c9be62caSMugunthan V N #define CONFIG_BOOTP_DNS2 97c9be62caSMugunthan V N #define CONFIG_BOOTP_SEND_HOSTNAME 98c9be62caSMugunthan V N #define CONFIG_NET_RETRY_COUNT 10 99457bb505STom Rini #define CONFIG_MII /* Required in net/eth.c */ 10039fbac91SDan Murphy #define CONFIG_PHY_TI 101c9be62caSMugunthan V N 102247cdf04SMatt Porter /* SPI */ 103247cdf04SMatt Porter #define CONFIG_TI_SPI_MMAP 104b9612bb2SVignesh R #define CONFIG_SF_DEFAULT_SPEED 76800000 105900e2104SVignesh R #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 10646122960SRavi Babu #define CONFIG_QSPI_QUAD_SUPPORT 107247cdf04SMatt Porter 10879b079f3STom Rini /* 10979b079f3STom Rini * Default to using SPI for environment, etc. 110279dcd89SB, Ravi * 0x000000 - 0x040000 : QSPI.SPL (256KiB) 11179b079f3STom Rini * 0x040000 - 0x140000 : QSPI.u-boot (1MiB) 11279b079f3STom Rini * 0x140000 - 0x1C0000 : QSPI.u-boot-spl-os (512KiB) 11379b079f3STom Rini * 0x1C0000 - 0x1D0000 : QSPI.u-boot-env (64KiB) 11479b079f3STom Rini * 0x1D0000 - 0x1E0000 : QSPI.u-boot-env.backup1 (64KiB) 11579b079f3STom Rini * 0x1E0000 - 0x9E0000 : QSPI.kernel (8MiB) 11679b079f3STom Rini * 0x9E0000 - 0x2000000 : USERLAND 11779b079f3STom Rini */ 11879b079f3STom Rini #define CONFIG_SYS_SPI_KERNEL_OFFS 0x1E0000 11979b079f3STom Rini #define CONFIG_SYS_SPI_ARGS_OFFS 0x140000 12079b079f3STom Rini #define CONFIG_SYS_SPI_ARGS_SIZE 0x80000 12179b079f3STom Rini #if defined(CONFIG_QSPI_BOOT) 12279b079f3STom Rini #define CONFIG_SYS_REDUNDAND_ENVIRONMENT 12379b079f3STom Rini #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED 12479b079f3STom Rini #define CONFIG_ENV_SIZE (64 << 10) 12579b079f3STom Rini #define CONFIG_ENV_SECT_SIZE (64 << 10) /* 64 KB sectors */ 12679b079f3STom Rini #define CONFIG_ENV_OFFSET 0x1C0000 12779b079f3STom Rini #define CONFIG_ENV_OFFSET_REDUND 0x1D0000 12879b079f3STom Rini #endif 12979b079f3STom Rini 130247cdf04SMatt Porter /* SPI SPL */ 131fc5e2200SVignesh R #define CONFIG_TI_EDMA3 13279b079f3STom Rini #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000 133247cdf04SMatt Porter 134b818d9abSTom Rini #define CONFIG_SUPPORT_EMMC_BOOT 135b818d9abSTom Rini 136834e91afSDan Murphy /* USB xHCI HOST */ 137834e91afSDan Murphy #define CONFIG_USB_XHCI_OMAP 138834e91afSDan Murphy 139834e91afSDan Murphy #define CONFIG_OMAP_USB2PHY2_HOST 140834e91afSDan Murphy 14121914ee6SRoger Quadros /* SATA */ 14221914ee6SRoger Quadros #define CONFIG_SCSI_AHCI_PLAT 14321914ee6SRoger Quadros #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1 14421914ee6SRoger Quadros #define CONFIG_SYS_SCSI_MAX_LUN 1 14521914ee6SRoger Quadros #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ 14621914ee6SRoger Quadros CONFIG_SYS_SCSI_MAX_LUN) 14721914ee6SRoger Quadros 14854a97d28Spekon gupta /* NAND support */ 14954a97d28Spekon gupta #ifdef CONFIG_NAND 15054a97d28Spekon gupta /* NAND: device related configs */ 15154a97d28Spekon gupta #define CONFIG_SYS_NAND_PAGE_SIZE 2048 15254a97d28Spekon gupta #define CONFIG_SYS_NAND_OOBSIZE 64 15354a97d28Spekon gupta #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 15454a97d28Spekon gupta #define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \ 15554a97d28Spekon gupta CONFIG_SYS_NAND_PAGE_SIZE) 15654a97d28Spekon gupta #define CONFIG_SYS_NAND_5_ADDR_CYCLE 15754a97d28Spekon gupta /* NAND: driver related configs */ 15854a97d28Spekon gupta #define CONFIG_SYS_NAND_ONFI_DETECTION 15954a97d28Spekon gupta #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW 16054a97d28Spekon gupta #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 16154a97d28Spekon gupta #define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \ 16254a97d28Spekon gupta 10, 11, 12, 13, 14, 15, 16, 17, \ 16354a97d28Spekon gupta 18, 19, 20, 21, 22, 23, 24, 25, \ 16454a97d28Spekon gupta 26, 27, 28, 29, 30, 31, 32, 33, \ 16554a97d28Spekon gupta 34, 35, 36, 37, 38, 39, 40, 41, \ 16654a97d28Spekon gupta 42, 43, 44, 45, 46, 47, 48, 49, \ 16754a97d28Spekon gupta 50, 51, 52, 53, 54, 55, 56, 57, } 16854a97d28Spekon gupta #define CONFIG_SYS_NAND_ECCSIZE 512 16954a97d28Spekon gupta #define CONFIG_SYS_NAND_ECCBYTES 14 17054a97d28Spekon gupta #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x000c0000 17154a97d28Spekon gupta /* NAND: SPL related configs */ 17254a97d28Spekon gupta /* NAND: SPL falcon mode configs */ 17354a97d28Spekon gupta #ifdef CONFIG_SPL_OS_BOOT 17454a97d28Spekon gupta #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x00200000 /* kernel offset */ 17554a97d28Spekon gupta #endif 17654a97d28Spekon gupta #endif /* !CONFIG_NAND */ 17754a97d28Spekon gupta 1789352697aSpekon gupta /* Parallel NOR Support */ 1799352697aSpekon gupta #if defined(CONFIG_NOR) 1809352697aSpekon gupta /* NOR: device related configs */ 1819352697aSpekon gupta #define CONFIG_SYS_MAX_FLASH_SECT 512 1829352697aSpekon gupta #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 1839352697aSpekon gupta #define CONFIG_SYS_FLASH_SIZE (64 * 1024 * 1024) /* 64 MB */ 1849352697aSpekon gupta /* #define CONFIG_INIT_IGNORE_ERROR */ 1859352697aSpekon gupta #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1869352697aSpekon gupta #define CONFIG_SYS_FLASH_PROTECTION 1879352697aSpekon gupta #define CONFIG_SYS_FLASH_CFI 1889352697aSpekon gupta #define CONFIG_FLASH_CFI_DRIVER 1899352697aSpekon gupta #define CONFIG_FLASH_CFI_MTD 1909352697aSpekon gupta #define CONFIG_SYS_MAX_FLASH_BANKS 1 1919352697aSpekon gupta #define CONFIG_SYS_FLASH_BASE (0x08000000) 1929352697aSpekon gupta #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 1939352697aSpekon gupta /* Reduce SPL size by removing unlikey targets */ 1949352697aSpekon gupta #ifdef CONFIG_NOR_BOOT 1959352697aSpekon gupta #define CONFIG_ENV_SECT_SIZE (128 * 1024) /* 128 KiB */ 1969352697aSpekon gupta #define CONFIG_ENV_OFFSET 0x001c0000 1979352697aSpekon gupta #define CONFIG_ENV_OFFSET_REDUND 0x001e0000 1989352697aSpekon gupta #endif 1999352697aSpekon gupta #endif /* NOR support */ 2009352697aSpekon gupta 2013ef5ebebSLokesh Vutla #endif /* __CONFIG_DRA7XX_EVM_H */ 202