xref: /openbmc/u-boot/include/configs/cyrus.h (revision 6c6add602970ee6b542b38ad6daf4f8e1e9f39d4)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
287e29878SAndy Fleming /*
387e29878SAndy Fleming  * Based on corenet_ds.h
487e29878SAndy Fleming  */
587e29878SAndy Fleming 
687e29878SAndy Fleming #ifndef __CONFIG_H
787e29878SAndy Fleming #define __CONFIG_H
887e29878SAndy Fleming 
995390360SYork Sun #if !defined(CONFIG_ARCH_P5020) && !defined(CONFIG_ARCH_P5040)
1087e29878SAndy Fleming #error Must call Cyrus CONFIG with a specific CPU enabled.
1187e29878SAndy Fleming #endif
1287e29878SAndy Fleming 
1387e29878SAndy Fleming #define CONFIG_SDCARD
1487e29878SAndy Fleming #define CONFIG_FSL_SATA_V2
1587e29878SAndy Fleming #define CONFIG_PCIE3
1687e29878SAndy Fleming #define CONFIG_PCIE4
17cefe11cdSYork Sun #ifdef CONFIG_ARCH_P5020
1887e29878SAndy Fleming #define CONFIG_SYS_FSL_RAID_ENGINE
1987e29878SAndy Fleming #define CONFIG_SYS_DPAA_RMAN
2087e29878SAndy Fleming #endif
2187e29878SAndy Fleming #define CONFIG_SYS_DPAA_PME
2287e29878SAndy Fleming 
2387e29878SAndy Fleming /*
2487e29878SAndy Fleming  * Corenet DS style board configuration file
2587e29878SAndy Fleming  */
2687e29878SAndy Fleming #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
2787e29878SAndy Fleming #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
2887e29878SAndy Fleming #define CONFIG_SYS_FSL_PBL_PBI board/varisys/cyrus/pbi.cfg
29cefe11cdSYork Sun #if defined(CONFIG_ARCH_P5020)
3087e29878SAndy Fleming #define CONFIG_SYS_CLK_FREQ 133000000
3187e29878SAndy Fleming #define CONFIG_SYS_FSL_PBL_RCW board/varisys/cyrus/rcw_p5020_v2.cfg
3295390360SYork Sun #elif defined(CONFIG_ARCH_P5040)
3387e29878SAndy Fleming #define CONFIG_SYS_CLK_FREQ 100000000
3487e29878SAndy Fleming #define CONFIG_SYS_FSL_PBL_RCW board/varisys/cyrus/rcw_p5040.cfg
3587e29878SAndy Fleming #endif
3687e29878SAndy Fleming 
3787e29878SAndy Fleming /* High Level Configuration Options */
3887e29878SAndy Fleming #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
3987e29878SAndy Fleming 
4087e29878SAndy Fleming #define CONFIG_SYS_MMC_MAX_DEVICE     1
4187e29878SAndy Fleming 
4287e29878SAndy Fleming #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
4351370d56SYork Sun #define CONFIG_SYS_NUM_CPC		CONFIG_SYS_NUM_DDR_CTLRS
44b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 */
45b38eaec5SRobert P. J. Day #define CONFIG_PCIE2			/* PCIE controller 2 */
4687e29878SAndy Fleming #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
4787e29878SAndy Fleming #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
4887e29878SAndy Fleming 
4987e29878SAndy Fleming #define CONFIG_ENV_OVERWRITE
5087e29878SAndy Fleming 
5187e29878SAndy Fleming #if defined(CONFIG_SDCARD)
5287e29878SAndy Fleming #define CONFIG_FSL_FIXED_MMC_LOCATION
5387e29878SAndy Fleming #define CONFIG_SYS_MMC_ENV_DEV          0
5487e29878SAndy Fleming #define CONFIG_ENV_SIZE			0x2000
5587e29878SAndy Fleming #define CONFIG_ENV_OFFSET		(512 * 1658)
5687e29878SAndy Fleming #endif
5787e29878SAndy Fleming 
5887e29878SAndy Fleming /*
5987e29878SAndy Fleming  * These can be toggled for performance analysis, otherwise use default.
6087e29878SAndy Fleming  */
6187e29878SAndy Fleming #define CONFIG_SYS_CACHE_STASHING
6287e29878SAndy Fleming #define CONFIG_BACKSIDE_L2_CACHE
6387e29878SAndy Fleming #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
6487e29878SAndy Fleming #define CONFIG_BTB			/* toggle branch predition */
6587e29878SAndy Fleming #define	CONFIG_DDR_ECC
6687e29878SAndy Fleming #ifdef CONFIG_DDR_ECC
6787e29878SAndy Fleming #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
6887e29878SAndy Fleming #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
6987e29878SAndy Fleming #endif
7087e29878SAndy Fleming 
7187e29878SAndy Fleming #define CONFIG_ENABLE_36BIT_PHYS
7287e29878SAndy Fleming 
7387e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
7487e29878SAndy Fleming #define CONFIG_ADDR_MAP
7587e29878SAndy Fleming #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
7687e29878SAndy Fleming #endif
7787e29878SAndy Fleming 
7887e29878SAndy Fleming /* test POST memory test */
7987e29878SAndy Fleming #undef CONFIG_POST
8087e29878SAndy Fleming #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
8187e29878SAndy Fleming #define CONFIG_SYS_MEMTEST_END		0x00400000
8287e29878SAndy Fleming 
8387e29878SAndy Fleming /*
8487e29878SAndy Fleming  *  Config the L3 Cache as L3 SRAM
8587e29878SAndy Fleming  */
8687e29878SAndy Fleming #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
8787e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
8887e29878SAndy Fleming #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
8987e29878SAndy Fleming #else
9087e29878SAndy Fleming #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
9187e29878SAndy Fleming #endif
9287e29878SAndy Fleming #define CONFIG_SYS_L3_SIZE		(1024 << 10)
9387e29878SAndy Fleming #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
9487e29878SAndy Fleming 
9587e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
9687e29878SAndy Fleming #define CONFIG_SYS_DCSRBAR		0xf0000000
9787e29878SAndy Fleming #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
9887e29878SAndy Fleming #endif
9987e29878SAndy Fleming 
10087e29878SAndy Fleming /*
10187e29878SAndy Fleming  * DDR Setup
10287e29878SAndy Fleming  */
10387e29878SAndy Fleming #define CONFIG_VERY_BIG_RAM
10487e29878SAndy Fleming #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
10587e29878SAndy Fleming #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
10687e29878SAndy Fleming 
10787e29878SAndy Fleming #define CONFIG_DIMM_SLOTS_PER_CTLR	1
10887e29878SAndy Fleming #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
10987e29878SAndy Fleming 
11087e29878SAndy Fleming #define CONFIG_DDR_SPD
11187e29878SAndy Fleming 
11287e29878SAndy Fleming #define CONFIG_SYS_SPD_BUS_NUM	1
11387e29878SAndy Fleming #define SPD_EEPROM_ADDRESS1	0x51
11487e29878SAndy Fleming #define SPD_EEPROM_ADDRESS2	0x52
11587e29878SAndy Fleming #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
11687e29878SAndy Fleming 
11787e29878SAndy Fleming /*
11887e29878SAndy Fleming  * Local Bus Definitions
11987e29878SAndy Fleming  */
12087e29878SAndy Fleming 
12187e29878SAndy Fleming #define CONFIG_SYS_LBC0_BASE		0xe0000000 /* Start of LBC Registers */
12287e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
12387e29878SAndy Fleming #define CONFIG_SYS_LBC0_BASE_PHYS	0xfe0000000ull
12487e29878SAndy Fleming #else
12587e29878SAndy Fleming #define CONFIG_SYS_LBC0_BASE_PHYS	CONFIG_SYS_LBC0_BASE
12687e29878SAndy Fleming #endif
12787e29878SAndy Fleming 
12887e29878SAndy Fleming #define CONFIG_SYS_LBC1_BASE		0xe1000000 /* Start of LBC Registers */
12987e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
13087e29878SAndy Fleming #define CONFIG_SYS_LBC1_BASE_PHYS	0xfe1000000ull
13187e29878SAndy Fleming #else
13287e29878SAndy Fleming #define CONFIG_SYS_LBC1_BASE_PHYS	CONFIG_SYS_LBC1_BASE
13387e29878SAndy Fleming #endif
13487e29878SAndy Fleming 
13587e29878SAndy Fleming /* Set the local bus clock 1/16 of platform clock */
13687e29878SAndy Fleming #define CONFIG_SYS_LBC_LCRR		(LCRR_CLKDIV_16 | LCRR_EADC_1)
13787e29878SAndy Fleming 
13887e29878SAndy Fleming #define CONFIG_SYS_BR0_PRELIM \
13987e29878SAndy Fleming (BR_PHYS_ADDR(CONFIG_SYS_LBC0_BASE_PHYS) | BR_PS_16 | BR_V)
14087e29878SAndy Fleming #define CONFIG_SYS_BR1_PRELIM \
14187e29878SAndy Fleming (BR_PHYS_ADDR(CONFIG_SYS_LBC1_BASE_PHYS) | BR_PS_16 | BR_V)
14287e29878SAndy Fleming 
14387e29878SAndy Fleming #define CONFIG_SYS_OR0_PRELIM	0xfff00010
14487e29878SAndy Fleming #define CONFIG_SYS_OR1_PRELIM	0xfff00010
14587e29878SAndy Fleming 
14687e29878SAndy Fleming #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
14787e29878SAndy Fleming 
14887e29878SAndy Fleming #if defined(CONFIG_RAMBOOT_PBL)
14987e29878SAndy Fleming #define CONFIG_SYS_RAMBOOT
15087e29878SAndy Fleming #endif
15187e29878SAndy Fleming 
15287e29878SAndy Fleming #define CONFIG_HWCONFIG
15387e29878SAndy Fleming 
15487e29878SAndy Fleming /* define to use L1 as initial stack */
15587e29878SAndy Fleming #define CONFIG_L1_INIT_RAM
15687e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_LOCK
15787e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
15887e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
15987e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
16087e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
16187e29878SAndy Fleming /* The assembler doesn't like typecast */
16287e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
16387e29878SAndy Fleming 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
16487e29878SAndy Fleming 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
16587e29878SAndy Fleming #else
16687e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
16787e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
16887e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
16987e29878SAndy Fleming #endif
17087e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000	/* Size of used area in RAM */
17187e29878SAndy Fleming 
17287e29878SAndy Fleming #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
17387e29878SAndy Fleming #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
17487e29878SAndy Fleming 
17587e29878SAndy Fleming #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
17687e29878SAndy Fleming #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
17787e29878SAndy Fleming 
17887e29878SAndy Fleming /* Serial Port - controlled on board with jumper J8
17987e29878SAndy Fleming  * open - index 2
18087e29878SAndy Fleming  * shorted - index 1
18187e29878SAndy Fleming  */
18287e29878SAndy Fleming #define CONFIG_SYS_NS16550_SERIAL
18387e29878SAndy Fleming #define CONFIG_SYS_NS16550_REG_SIZE	1
18487e29878SAndy Fleming #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
18587e29878SAndy Fleming 
18687e29878SAndy Fleming #define CONFIG_SYS_BAUDRATE_TABLE	\
18787e29878SAndy Fleming {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
18887e29878SAndy Fleming 
18987e29878SAndy Fleming #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
19087e29878SAndy Fleming #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
19187e29878SAndy Fleming #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
19287e29878SAndy Fleming #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
19387e29878SAndy Fleming 
19487e29878SAndy Fleming /* I2C */
19587e29878SAndy Fleming #define CONFIG_SYS_I2C
19687e29878SAndy Fleming #define CONFIG_SYS_I2C_FSL
19787e29878SAndy Fleming #define CONFIG_I2C_MULTI_BUS
19887e29878SAndy Fleming #define CONFIG_I2C_CMD_TREE
19987e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C_SPEED		400000	/* I2C speed and slave address */
20087e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C_SLAVE		0x7F
20187e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C_OFFSET		0x118000
20287e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C2_SPEED		400000	/* I2C speed and slave address */
20387e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C2_SLAVE		0x7F
20487e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C2_OFFSET		0x118100
20587e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C3_SPEED		400000	/* I2C speed and slave address */
20687e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C3_SLAVE		0x7F
20787e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C3_OFFSET		0x119000
20887e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C4_SPEED		400000	/* I2C speed and slave address */
20987e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C4_SLAVE		0x7F
21087e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C4_OFFSET		0x119100
21187e29878SAndy Fleming 
21287e29878SAndy Fleming #define CONFIG_ID_EEPROM
21387e29878SAndy Fleming #define CONFIG_SYS_I2C_EEPROM_NXID
21487e29878SAndy Fleming #define CONFIG_SYS_EEPROM_BUS_NUM	0
21587e29878SAndy Fleming #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
21687e29878SAndy Fleming #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
21787e29878SAndy Fleming 
21887e29878SAndy Fleming #define CONFIG_SYS_I2C_GENERIC_MAC
21987e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC1_BUS 3
22087e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC1_CHIP_ADDR 0x57
22187e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC1_DATA_ADDR 0xf2
22287e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC2_BUS 0
22387e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC2_CHIP_ADDR 0x50
22487e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC2_DATA_ADDR 0xfa
22587e29878SAndy Fleming 
22687e29878SAndy Fleming #define CONFIG_RTC_MCP79411		1
22787e29878SAndy Fleming #define CONFIG_SYS_RTC_BUS_NUM		3
22887e29878SAndy Fleming #define CONFIG_SYS_I2C_RTC_ADDR		0x6f
22987e29878SAndy Fleming 
23087e29878SAndy Fleming /*
23187e29878SAndy Fleming  * eSPI - Enhanced SPI
23287e29878SAndy Fleming  */
23387e29878SAndy Fleming 
23487e29878SAndy Fleming /*
23587e29878SAndy Fleming  * General PCI
23687e29878SAndy Fleming  * Memory space is mapped 1-1, but I/O space must start from 0.
23787e29878SAndy Fleming  */
23887e29878SAndy Fleming 
23987e29878SAndy Fleming /* controller 1, direct to uli, tgtid 3, Base address 20000 */
24087e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
24187e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
24287e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
24387e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
24487e29878SAndy Fleming #else
24587e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
24687e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
24787e29878SAndy Fleming #endif
24887e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
24987e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
25087e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
25187e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
25287e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
25387e29878SAndy Fleming #else
25487e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
25587e29878SAndy Fleming #endif
25687e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
25787e29878SAndy Fleming 
25887e29878SAndy Fleming /* controller 2, Slot 2, tgtid 2, Base address 201000 */
25987e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
26087e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
26187e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
26287e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
26387e29878SAndy Fleming #else
26487e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
26587e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
26687e29878SAndy Fleming #endif
26787e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
26887e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
26987e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
27087e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
27187e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
27287e29878SAndy Fleming #else
27387e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
27487e29878SAndy Fleming #endif
27587e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
27687e29878SAndy Fleming 
27787e29878SAndy Fleming /* controller 3, Slot 1, tgtid 1, Base address 202000 */
27887e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
27987e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
28087e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
28187e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
28287e29878SAndy Fleming #else
28387e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
28487e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
28587e29878SAndy Fleming #endif
28687e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
28787e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
28887e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
28987e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
29087e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
29187e29878SAndy Fleming #else
29287e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
29387e29878SAndy Fleming #endif
29487e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
29587e29878SAndy Fleming 
29687e29878SAndy Fleming /* controller 4, Base address 203000 */
29787e29878SAndy Fleming #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
29887e29878SAndy Fleming #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
29987e29878SAndy Fleming #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
30087e29878SAndy Fleming #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
30187e29878SAndy Fleming #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
30287e29878SAndy Fleming #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
30387e29878SAndy Fleming 
30487e29878SAndy Fleming /* Qman/Bman */
30587e29878SAndy Fleming #define CONFIG_SYS_BMAN_NUM_PORTALS	10
30687e29878SAndy Fleming #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
30787e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
30887e29878SAndy Fleming #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
30987e29878SAndy Fleming #else
31087e29878SAndy Fleming #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
31187e29878SAndy Fleming #endif
31287e29878SAndy Fleming #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
31387e29878SAndy Fleming #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
31487e29878SAndy Fleming #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
31587e29878SAndy Fleming #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
31687e29878SAndy Fleming #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
31787e29878SAndy Fleming #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
31887e29878SAndy Fleming 					 CONFIG_SYS_BMAN_CENA_SIZE)
31987e29878SAndy Fleming #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
32087e29878SAndy Fleming #define CONFIG_SYS_BMAN_SWP_ISDR_REG   0xE08
32187e29878SAndy Fleming #define CONFIG_SYS_QMAN_NUM_PORTALS	10
32287e29878SAndy Fleming #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
32387e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
32487e29878SAndy Fleming #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
32587e29878SAndy Fleming #else
32687e29878SAndy Fleming #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
32787e29878SAndy Fleming #endif
32887e29878SAndy Fleming #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
32987e29878SAndy Fleming #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
33087e29878SAndy Fleming #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
33187e29878SAndy Fleming #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
33287e29878SAndy Fleming #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
33387e29878SAndy Fleming #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
33487e29878SAndy Fleming 					  CONFIG_SYS_QMAN_CENA_SIZE)
33587e29878SAndy Fleming #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
33687e29878SAndy Fleming #define CONFIG_SYS_QMAN_SWP_ISDR_REG   0xE08
33787e29878SAndy Fleming 
33887e29878SAndy Fleming #define CONFIG_SYS_DPAA_FMAN
33987e29878SAndy Fleming /* Default address of microcode for the Linux Fman driver */
34087e29878SAndy Fleming /*
34187e29878SAndy Fleming  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
34287e29878SAndy Fleming  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
34387e29878SAndy Fleming  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
34487e29878SAndy Fleming  */
34587e29878SAndy Fleming #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
34687e29878SAndy Fleming #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1680)
34787e29878SAndy Fleming 
34887e29878SAndy Fleming #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
34987e29878SAndy Fleming #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
35087e29878SAndy Fleming 
35187e29878SAndy Fleming #ifdef CONFIG_SYS_DPAA_FMAN
35287e29878SAndy Fleming #define CONFIG_FMAN_ENET
35387e29878SAndy Fleming #endif
35487e29878SAndy Fleming 
35587e29878SAndy Fleming #ifdef CONFIG_PCI
35687e29878SAndy Fleming #define CONFIG_PCI_INDIRECT_BRIDGE
35787e29878SAndy Fleming 
35887e29878SAndy Fleming #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
35987e29878SAndy Fleming #endif	/* CONFIG_PCI */
36087e29878SAndy Fleming 
36187e29878SAndy Fleming /* SATA */
36287e29878SAndy Fleming #ifdef CONFIG_FSL_SATA_V2
36387e29878SAndy Fleming #define CONFIG_SYS_SATA_MAX_DEVICE	2
36487e29878SAndy Fleming #define CONFIG_SATA1
36587e29878SAndy Fleming #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
36687e29878SAndy Fleming #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
36787e29878SAndy Fleming #define CONFIG_SATA2
36887e29878SAndy Fleming #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
36987e29878SAndy Fleming #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
37087e29878SAndy Fleming 
37187e29878SAndy Fleming #define CONFIG_LBA48
37287e29878SAndy Fleming #endif
37387e29878SAndy Fleming 
37487e29878SAndy Fleming #ifdef CONFIG_FMAN_ENET
37587e29878SAndy Fleming #define CONFIG_SYS_TBIPA_VALUE	8
37687e29878SAndy Fleming #define CONFIG_ETHPRIME		"FM1@DTSEC4"
37787e29878SAndy Fleming #endif
37887e29878SAndy Fleming 
37987e29878SAndy Fleming /*
38087e29878SAndy Fleming  * Environment
38187e29878SAndy Fleming  */
38287e29878SAndy Fleming #define CONFIG_LOADS_ECHO		/* echo on for serial download */
38387e29878SAndy Fleming #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
38487e29878SAndy Fleming 
38587e29878SAndy Fleming /*
38687e29878SAndy Fleming  * USB
38787e29878SAndy Fleming  */
38887e29878SAndy Fleming #define CONFIG_HAS_FSL_DR_USB
38987e29878SAndy Fleming #define CONFIG_HAS_FSL_MPH_USB
39087e29878SAndy Fleming 
39187e29878SAndy Fleming #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
39287e29878SAndy Fleming #define CONFIG_USB_EHCI_FSL
39387e29878SAndy Fleming #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
39487e29878SAndy Fleming #define CONFIG_EHCI_IS_TDI
39587e29878SAndy Fleming  /* _VIA_CONTROL_EP  */
39687e29878SAndy Fleming #endif
39787e29878SAndy Fleming 
39887e29878SAndy Fleming #ifdef CONFIG_MMC
39987e29878SAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
40087e29878SAndy Fleming #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
40187e29878SAndy Fleming #endif
40287e29878SAndy Fleming 
40387e29878SAndy Fleming /*
40487e29878SAndy Fleming  * Miscellaneous configurable options
40587e29878SAndy Fleming  */
40687e29878SAndy Fleming #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
40787e29878SAndy Fleming 
40887e29878SAndy Fleming /*
40987e29878SAndy Fleming  * For booting Linux, the board info and command line data
41087e29878SAndy Fleming  * have to be in the first 64 MB of memory, since this is
41187e29878SAndy Fleming  * the maximum mapped by the Linux kernel during initialization.
41287e29878SAndy Fleming  */
41387e29878SAndy Fleming #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
41487e29878SAndy Fleming #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
41587e29878SAndy Fleming 
41687e29878SAndy Fleming #ifdef CONFIG_CMD_KGDB
41787e29878SAndy Fleming #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
41887e29878SAndy Fleming #endif
41987e29878SAndy Fleming 
42087e29878SAndy Fleming /*
42187e29878SAndy Fleming  * Environment Configuration
42287e29878SAndy Fleming  */
42387e29878SAndy Fleming #define CONFIG_ROOTPATH		"/opt/nfsroot"
42487e29878SAndy Fleming #define CONFIG_BOOTFILE		"uImage"
42587e29878SAndy Fleming #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
42687e29878SAndy Fleming 
42787e29878SAndy Fleming /* default location for tftp and bootm */
42887e29878SAndy Fleming #define CONFIG_LOADADDR		1000000
42987e29878SAndy Fleming 
43087e29878SAndy Fleming #define __USB_PHY_TYPE	utmi
43187e29878SAndy Fleming 
43287e29878SAndy Fleming #define	CONFIG_EXTRA_ENV_SETTINGS \
43387e29878SAndy Fleming "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
43487e29878SAndy Fleming "bank_intlv=cs0_cs1;"					\
43587e29878SAndy Fleming "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
43687e29878SAndy Fleming "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
43787e29878SAndy Fleming "netdev=eth0\0"						\
43887e29878SAndy Fleming "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
43987e29878SAndy Fleming "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"			\
44087e29878SAndy Fleming "consoledev=ttyS0\0"					\
44187e29878SAndy Fleming "ramdiskaddr=2000000\0"					\
442b24a4f62SScott Wood "fdtaddr=1e00000\0"					\
44387e29878SAndy Fleming "bdev=sda3\0"
44487e29878SAndy Fleming 
44587e29878SAndy Fleming #define CONFIG_HDBOOT					\
44687e29878SAndy Fleming "setenv bootargs root=/dev/$bdev rw "		\
44787e29878SAndy Fleming "console=$consoledev,$baudrate $othbootargs;"	\
44887e29878SAndy Fleming "tftp $loadaddr $bootfile;"			\
44987e29878SAndy Fleming "tftp $fdtaddr $fdtfile;"			\
45087e29878SAndy Fleming "bootm $loadaddr - $fdtaddr"
45187e29878SAndy Fleming 
45287e29878SAndy Fleming #define CONFIG_NFSBOOTCOMMAND			\
45387e29878SAndy Fleming "setenv bootargs root=/dev/nfs rw "	\
45487e29878SAndy Fleming "nfsroot=$serverip:$rootpath "		\
45587e29878SAndy Fleming "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
45687e29878SAndy Fleming "console=$consoledev,$baudrate $othbootargs;"	\
45787e29878SAndy Fleming "tftp $loadaddr $bootfile;"		\
45887e29878SAndy Fleming "tftp $fdtaddr $fdtfile;"		\
45987e29878SAndy Fleming "bootm $loadaddr - $fdtaddr"
46087e29878SAndy Fleming 
46187e29878SAndy Fleming #define CONFIG_RAMBOOTCOMMAND				\
46287e29878SAndy Fleming "setenv bootargs root=/dev/ram rw "		\
46387e29878SAndy Fleming "console=$consoledev,$baudrate $othbootargs;"	\
46487e29878SAndy Fleming "tftp $ramdiskaddr $ramdiskfile;"		\
46587e29878SAndy Fleming "tftp $loadaddr $bootfile;"			\
46687e29878SAndy Fleming "tftp $fdtaddr $fdtfile;"			\
46787e29878SAndy Fleming "bootm $loadaddr $ramdiskaddr $fdtaddr"
46887e29878SAndy Fleming 
46987e29878SAndy Fleming #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
47087e29878SAndy Fleming 
47187e29878SAndy Fleming #include <asm/fsl_secure_boot.h>
47287e29878SAndy Fleming 
47387e29878SAndy Fleming #endif	/* __CONFIG_H */
474