1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */ 2d1712369SKumar Gala /* 33d7506faSramneek mehresh * Copyright 2009-2012 Freescale Semiconductor, Inc. 4d1712369SKumar Gala */ 5d1712369SKumar Gala 6d1712369SKumar Gala /* 7d1712369SKumar Gala * Corenet DS style board configuration file 8d1712369SKumar Gala */ 9d1712369SKumar Gala #ifndef __CONFIG_H 10d1712369SKumar Gala #define __CONFIG_H 11d1712369SKumar Gala 12d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h" 13d1712369SKumar Gala 142a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL 15467a40dfSAneesh Bansal #ifdef CONFIG_SECURE_BOOT 16467a40dfSAneesh Bansal #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 17467a40dfSAneesh Bansal #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 18467a40dfSAneesh Bansal #ifdef CONFIG_NAND 19467a40dfSAneesh Bansal #define CONFIG_RAMBOOT_NAND 20467a40dfSAneesh Bansal #endif 215050f6f0SAneesh Bansal #define CONFIG_BOOTSCRIPT_COPY_RAM 22467a40dfSAneesh Bansal #else 232a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 242a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 25e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg 26850af2c7SYork Sun #if defined(CONFIG_TARGET_P3041DS) 27e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg 28529fb062SYork Sun #elif defined(CONFIG_TARGET_P4080DS) 29e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg 303b83649dSYork Sun #elif defined(CONFIG_TARGET_P5020DS) 31e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg 32161b4724SYork Sun #elif defined(CONFIG_TARGET_P5040DS) 33e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg 345d898a00SShaohui Xie #endif 352a9fab82SShaohui Xie #endif 36467a40dfSAneesh Bansal #endif 372a9fab82SShaohui Xie 38461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 39292dc6c5SLiu Gang /* Set 1M boot space */ 40461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 41461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 42461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 43292dc6c5SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 44292dc6c5SLiu Gang #endif 45292dc6c5SLiu Gang 46d1712369SKumar Gala /* High Level Configuration Options */ 47d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 48d1712369SKumar Gala 497a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 507a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 517a577fdaSKumar Gala #endif 527a577fdaSKumar Gala 53d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 5451370d56SYork Sun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 55b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 56b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 57d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 58d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 59d1712369SKumar Gala 60d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE 61d1712369SKumar Gala 62be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH) 63be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 64be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 65be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x10000 66be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD) 674394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 68be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV 0 69be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 70e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (512 * 1658) 71374a235dSShaohui Xie #elif defined(CONFIG_NAND) 72374a235dSShaohui Xie #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 73e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 74461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 750a85a9e7SLiu Gang #define CONFIG_ENV_ADDR 0xffe20000 760a85a9e7SLiu Gang #define CONFIG_ENV_SIZE 0x2000 77fd0451e4SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE) 78fd0451e4SLiu Gang #define CONFIG_ENV_SIZE 0x2000 79be827c7aSShaohui Xie #else 802a9fab82SShaohui Xie #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 81be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 82be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 83d1712369SKumar Gala #endif 84d1712369SKumar Gala 85d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 86d1712369SKumar Gala 87d1712369SKumar Gala /* 88d1712369SKumar Gala * These can be toggled for performance analysis, otherwise use default. 89d1712369SKumar Gala */ 90d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING 91d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE 92d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 93d1712369SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 948ed20f2cSYork Sun #define CONFIG_DDR_ECC 95d1712369SKumar Gala #ifdef CONFIG_DDR_ECC 96d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 97d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 98d1712369SKumar Gala #endif 99d1712369SKumar Gala 100d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 101d1712369SKumar Gala 102d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 103d1712369SKumar Gala #define CONFIG_ADDR_MAP 104d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 105d1712369SKumar Gala #endif 106d1712369SKumar Gala 1074672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 108d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 109d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END 0x00400000 110d1712369SKumar Gala 111d1712369SKumar Gala /* 1122a9fab82SShaohui Xie * Config the L3 Cache as L3 SRAM 1132a9fab82SShaohui Xie */ 1142a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 1152a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT 1162a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE) 1172a9fab82SShaohui Xie #else 1182a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 1192a9fab82SShaohui Xie #endif 1202a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE (1024 << 10) 1212a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 1222a9fab82SShaohui Xie 123d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 124d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR 0xf0000000 125d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 126d1712369SKumar Gala #endif 127d1712369SKumar Gala 128d1712369SKumar Gala /* EEPROM */ 129d1712369SKumar Gala #define CONFIG_ID_EEPROM 130d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID 131d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM 0 132d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 133d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 134d1712369SKumar Gala 135d1712369SKumar Gala /* 136d1712369SKumar Gala * DDR Setup 137d1712369SKumar Gala */ 138d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM 139d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 140d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 141d1712369SKumar Gala 142d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 14390870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 144d1712369SKumar Gala 145d1712369SKumar Gala #define CONFIG_DDR_SPD 146d1712369SKumar Gala 147d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM 1 148d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 149d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 150e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 15128a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 152d1712369SKumar Gala 153d1712369SKumar Gala /* 154d1712369SKumar Gala * Local Bus Definitions 155d1712369SKumar Gala */ 156d1712369SKumar Gala 157d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */ 158d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 159d1712369SKumar Gala 160d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ 161d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 162d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 163d1712369SKumar Gala #else 164d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 165d1712369SKumar Gala #endif 166d1712369SKumar Gala 167374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \ 1687ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \ 169374a235dSShaohui Xie | BR_PS_16 | BR_V) 170374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 171d1712369SKumar Gala | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 172d1712369SKumar Gala 173d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \ 174d1712369SKumar Gala (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 175d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 176d1712369SKumar Gala 177d1712369SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 178d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 179d1712369SKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 180d1712369SKumar Gala #else 181d1712369SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 182d1712369SKumar Gala #endif 183d1712369SKumar Gala 184d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 185d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 186d1712369SKumar Gala 187d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH 7 188d1712369SKumar Gala #define PIXIS_LBMAP_MASK 0xf0 189d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT 4 190d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK 0x40 191d1712369SKumar Gala 192d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST 193d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 194d1712369SKumar Gala 195d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 196d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 197d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 198d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 199d1712369SKumar Gala 20014d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 201d1712369SKumar Gala 2022a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL) 2032a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT 2042a9fab82SShaohui Xie #endif 2052a9fab82SShaohui Xie 206e02aea61SKumar Gala /* Nand Flash */ 207e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC 208e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE 0xffa00000 209e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT 210e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 211e02aea61SKumar Gala #else 212e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 213e02aea61SKumar Gala #endif 214e02aea61SKumar Gala 215e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 216e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE 1 217e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 218e02aea61SKumar Gala 219e02aea61SKumar Gala /* NAND flash config */ 220e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 221e02aea61SKumar Gala | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 222e02aea61SKumar Gala | BR_PS_8 /* Port Size = 8 bit */ \ 223e02aea61SKumar Gala | BR_MS_FCM /* MSEL = FCM */ \ 224e02aea61SKumar Gala | BR_V) /* valid */ 225e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 226e02aea61SKumar Gala | OR_FCM_PGS /* Large Page*/ \ 227e02aea61SKumar Gala | OR_FCM_CSCT \ 228e02aea61SKumar Gala | OR_FCM_CST \ 229e02aea61SKumar Gala | OR_FCM_CHT \ 230e02aea61SKumar Gala | OR_FCM_SCY_1 \ 231e02aea61SKumar Gala | OR_FCM_TRLX \ 232e02aea61SKumar Gala | OR_FCM_EHTR) 233e02aea61SKumar Gala 234374a235dSShaohui Xie #ifdef CONFIG_NAND 235374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 236374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 237374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 238374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 239374a235dSShaohui Xie #else 240374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 241374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 242e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 243e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 244374a235dSShaohui Xie #endif 245374a235dSShaohui Xie #else 246374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 247374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 248c6d33901SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */ 249e02aea61SKumar Gala 250d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO 251d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 252d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 253d1712369SKumar Gala 254d1712369SKumar Gala #define CONFIG_HWCONFIG 255d1712369SKumar Gala 256d1712369SKumar Gala /* define to use L1 as initial stack */ 257d1712369SKumar Gala #define CONFIG_L1_INIT_RAM 258d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK 259d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 260d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 261d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 262d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 263d1712369SKumar Gala /* The assembler doesn't like typecast */ 264d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 265d1712369SKumar Gala ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 266d1712369SKumar Gala CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 267d1712369SKumar Gala #else 268d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ 269d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 270d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 271d1712369SKumar Gala #endif 272553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 273d1712369SKumar Gala 27425ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 275d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 276d1712369SKumar Gala 2779307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 278d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 279d1712369SKumar Gala 280d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8 281d1712369SKumar Gala * open - index 2 282d1712369SKumar Gala * shorted - index 1 283d1712369SKumar Gala */ 284d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL 285d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE 1 286d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 287d1712369SKumar Gala 288d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE \ 289d1712369SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 290d1712369SKumar Gala 291d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 292d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 293d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 294d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 295d1712369SKumar Gala 296d1712369SKumar Gala /* I2C */ 29700f792e0SHeiko Schocher #define CONFIG_SYS_I2C 29800f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 29900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 30000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 30100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 30200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 30300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 30400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 305d1712369SKumar Gala 306d1712369SKumar Gala /* 307d1712369SKumar Gala * RapidIO 308d1712369SKumar Gala */ 309a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 310d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 311a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 312d1712369SKumar Gala #else 313a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 314d1712369SKumar Gala #endif 315a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 316d1712369SKumar Gala 317a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 318d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 319a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 320d1712369SKumar Gala #else 321a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 322d1712369SKumar Gala #endif 323a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 324d1712369SKumar Gala 325d1712369SKumar Gala /* 3265ffa88ecSLiu Gang * for slave u-boot IMAGE instored in master memory space, 3275ffa88ecSLiu Gang * PHYS must be aligned based on the SIZE 3285ffa88ecSLiu Gang */ 329e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 330e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 331e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 332e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 3333f1af81bSLiu Gang /* 334ff65f126SLiu Gang * for slave UCODE and ENV instored in master memory space, 3353f1af81bSLiu Gang * PHYS must be aligned based on the SIZE 3363f1af81bSLiu Gang */ 337e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 338b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 339b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 340ff65f126SLiu Gang 3415056c8e0SLiu Gang /* slave core release by master*/ 342b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 343b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 3445ffa88ecSLiu Gang 3455ffa88ecSLiu Gang /* 346461632bdSLiu Gang * SRIO_PCIE_BOOT - SLAVE 347292dc6c5SLiu Gang */ 348461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 349461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 350461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 351461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 352292dc6c5SLiu Gang #endif 353292dc6c5SLiu Gang 354292dc6c5SLiu Gang /* 3552dd3095dSShaohui Xie * eSPI - Enhanced SPI 3562dd3095dSShaohui Xie */ 3572dd3095dSShaohui Xie 3582dd3095dSShaohui Xie /* 359d1712369SKumar Gala * General PCI 360d1712369SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 361d1712369SKumar Gala */ 362d1712369SKumar Gala 363d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 364d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 365d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 366d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 367d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 368d1712369SKumar Gala #else 369d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 370d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 371d1712369SKumar Gala #endif 372d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 373d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 374d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 375d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 376d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 377d1712369SKumar Gala #else 378d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 379d1712369SKumar Gala #endif 380d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 381d1712369SKumar Gala 382d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 383d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 384d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 385d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 386d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 387d1712369SKumar Gala #else 388d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 389d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 390d1712369SKumar Gala #endif 391d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 392d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 393d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 394d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 395d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 396d1712369SKumar Gala #else 397d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 398d1712369SKumar Gala #endif 399d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 400d1712369SKumar Gala 401d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 40202bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 403d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 404d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 405d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 406d1712369SKumar Gala #else 407d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 408d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 409d1712369SKumar Gala #endif 410d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 411d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 412d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 413d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 414d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 415d1712369SKumar Gala #else 416d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 417d1712369SKumar Gala #endif 418d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 419d1712369SKumar Gala 4201bf8e9fdSKumar Gala /* controller 4, Base address 203000 */ 4211bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 4221bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 4231bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 4241bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 4251bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 4261bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 4271bf8e9fdSKumar Gala 428d1712369SKumar Gala /* Qman/Bman */ 429d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS 10 430d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 431d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 432d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 433d1712369SKumar Gala #else 434d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 435d1712369SKumar Gala #endif 436d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 4373fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 4383fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 4393fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 4403fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 4413fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 4423fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 4433fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 4443fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 445d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS 10 446d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 447d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 448d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 449d1712369SKumar Gala #else 450d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 451d1712369SKumar Gala #endif 452d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 4533fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 4543fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 4553fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 4563fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 4573fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 4583fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 4593fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 4603fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 461d1712369SKumar Gala 462d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN 463d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME 464d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */ 465ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH) 466ffadc441STimur Tabi /* 467ffadc441STimur Tabi * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 468ffadc441STimur Tabi * env, so we got 0x110000. 469ffadc441STimur Tabi */ 470f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH 471dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 472ffadc441STimur Tabi #elif defined(CONFIG_SDCARD) 473ffadc441STimur Tabi /* 474ffadc441STimur Tabi * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 475e222b1f3SPrabhakar Kushwaha * about 825KB (1650 blocks), Env is stored after the image, and the env size is 476e222b1f3SPrabhakar Kushwaha * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680. 477ffadc441STimur Tabi */ 478f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 479dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680) 480ffadc441STimur Tabi #elif defined(CONFIG_NAND) 481f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 482dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE) 483461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 484292dc6c5SLiu Gang /* 485292dc6c5SLiu Gang * Slave has no ucode locally, it can fetch this from remote. When implementing 486292dc6c5SLiu Gang * in two corenet boards, slave's ucode could be stored in master's memory 487292dc6c5SLiu Gang * space, the address can be mapped from slave TLB->slave LAW-> 488461632bdSLiu Gang * slave SRIO or PCIE outbound window->master inbound window-> 489461632bdSLiu Gang * master LAW->the ucode address in master's memory space. 490292dc6c5SLiu Gang */ 491292dc6c5SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 492dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 493d1712369SKumar Gala #else 494f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 495dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 496d1712369SKumar Gala #endif 497f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 498f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 499d1712369SKumar Gala 500d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN 501d1712369SKumar Gala #define CONFIG_FMAN_ENET 5022915609aSAndy Fleming #define CONFIG_PHYLIB_10G 5032915609aSAndy Fleming #define CONFIG_PHY_VITESSE 5042915609aSAndy Fleming #define CONFIG_PHY_TERANETICS 505d1712369SKumar Gala #endif 506d1712369SKumar Gala 507d1712369SKumar Gala #ifdef CONFIG_PCI 508842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 509d1712369SKumar Gala 510d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 511d1712369SKumar Gala #endif /* CONFIG_PCI */ 512d1712369SKumar Gala 513d1712369SKumar Gala /* SATA */ 514d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2 515d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE 2 516d1712369SKumar Gala #define CONFIG_SATA1 517d1712369SKumar Gala #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 518d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 519d1712369SKumar Gala #define CONFIG_SATA2 520d1712369SKumar Gala #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 521d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 522d1712369SKumar Gala 523d1712369SKumar Gala #define CONFIG_LBA48 524d1712369SKumar Gala #endif 525d1712369SKumar Gala 526d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET 527d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c 528d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d 529d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e 530d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f 531d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 532d1712369SKumar Gala 533d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c 534d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d 535d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e 536d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f 537d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 538d1712369SKumar Gala 539d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE 8 540d1712369SKumar Gala #define CONFIG_ETHPRIME "FM1@DTSEC1" 541d1712369SKumar Gala #endif 542d1712369SKumar Gala 543d1712369SKumar Gala /* 544d1712369SKumar Gala * Environment 545d1712369SKumar Gala */ 546d1712369SKumar Gala #define CONFIG_LOADS_ECHO /* echo on for serial download */ 547d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 548d1712369SKumar Gala 549d1712369SKumar Gala /* 550d1712369SKumar Gala * USB 551d1712369SKumar Gala */ 5523d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB 5533d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB 5543d7506faSramneek mehresh 5553d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) 556d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL 557d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 5583d7506faSramneek mehresh #endif 559d1712369SKumar Gala 560d1712369SKumar Gala #ifdef CONFIG_MMC 561d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 562d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 563d1712369SKumar Gala #endif 564d1712369SKumar Gala 565d1712369SKumar Gala /* 566d1712369SKumar Gala * Miscellaneous configurable options 567d1712369SKumar Gala */ 568d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 569d1712369SKumar Gala 570d1712369SKumar Gala /* 571d1712369SKumar Gala * For booting Linux, the board info and command line data 572a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 573d1712369SKumar Gala * the maximum mapped by the Linux kernel during initialization. 574d1712369SKumar Gala */ 575a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 576a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 577d1712369SKumar Gala 578d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 579d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 580d1712369SKumar Gala #endif 581d1712369SKumar Gala 582d1712369SKumar Gala /* 583d1712369SKumar Gala * Environment Configuration 584d1712369SKumar Gala */ 5858b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 586b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 587d1712369SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 588d1712369SKumar Gala 589d1712369SKumar Gala /* default location for tftp and bootm */ 590d1712369SKumar Gala #define CONFIG_LOADADDR 1000000 591d1712369SKumar Gala 592529fb062SYork Sun #ifdef CONFIG_TARGET_P4080DS 59368d4230cSRamneek Mehresh #define __USB_PHY_TYPE ulpi 59468d4230cSRamneek Mehresh #else 59568d4230cSRamneek Mehresh #define __USB_PHY_TYPE utmi 59668d4230cSRamneek Mehresh #endif 59768d4230cSRamneek Mehresh 598d1712369SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 599c2b3b640SEmil Medve "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 60068d4230cSRamneek Mehresh "bank_intlv=cs0_cs1;" \ 60155964bb6Sramneek mehresh "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 60255964bb6Sramneek mehresh "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 603d1712369SKumar Gala "netdev=eth0\0" \ 6045368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 6055368c55dSMarek Vasut "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 606c2b3b640SEmil Medve "tftpflash=tftpboot $loadaddr $uboot && " \ 607c2b3b640SEmil Medve "protect off $ubootaddr +$filesize && " \ 608c2b3b640SEmil Medve "erase $ubootaddr +$filesize && " \ 609c2b3b640SEmil Medve "cp.b $loadaddr $ubootaddr $filesize && " \ 610c2b3b640SEmil Medve "protect on $ubootaddr +$filesize && " \ 611c2b3b640SEmil Medve "cmp.b $loadaddr $ubootaddr $filesize\0" \ 612d1712369SKumar Gala "consoledev=ttyS0\0" \ 613d1712369SKumar Gala "ramdiskaddr=2000000\0" \ 614d1712369SKumar Gala "ramdiskfile=p4080ds/ramdisk.uboot\0" \ 615b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 616d1712369SKumar Gala "fdtfile=p4080ds/p4080ds.dtb\0" \ 6173246584dSKim Phillips "bdev=sda3\0" 618d1712369SKumar Gala 619d1712369SKumar Gala #define CONFIG_HDBOOT \ 620d1712369SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 621d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 622d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 623d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 624d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 625d1712369SKumar Gala 626d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 627d1712369SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 628d1712369SKumar Gala "nfsroot=$serverip:$rootpath " \ 629d1712369SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 630d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 631d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 632d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 633d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 634d1712369SKumar Gala 635d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 636d1712369SKumar Gala "setenv bootargs root=/dev/ram rw " \ 637d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 638d1712369SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 639d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 640d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 641d1712369SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 642d1712369SKumar Gala 643d1712369SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 644d1712369SKumar Gala 6457065b7d4SRuchika Gupta #include <asm/fsl_secure_boot.h> 6467065b7d4SRuchika Gupta 647d1712369SKumar Gala #endif /* __CONFIG_H */ 648