xref: /openbmc/u-boot/include/configs/at91rm9200ek.h (revision 99fa97e955f642deedb9f2de38e0215a8b3a40ac)
1cb82a532SUlf Samuelsson /*
2*99fa97e9SAndreas Bießmann  * Copyright (C) 2010 Andreas Bießmann <biessmann.devel@googlemail.com>
3*99fa97e9SAndreas Bießmann  *
4*99fa97e9SAndreas Bießmann  * based on previous work by
5*99fa97e9SAndreas Bießmann  *
6cb82a532SUlf Samuelsson  * Ulf Samuelsson <ulf@atmel.com>
7cb82a532SUlf Samuelsson  * Rick Bronson <rick@efn.org>
8cb82a532SUlf Samuelsson  *
9cb82a532SUlf Samuelsson  * Configuration settings for the AT91RM9200EK board.
10cb82a532SUlf Samuelsson  *
11cb82a532SUlf Samuelsson  * See file CREDITS for list of people who contributed to this
12cb82a532SUlf Samuelsson  * project.
13cb82a532SUlf Samuelsson  *
14cb82a532SUlf Samuelsson  * This program is free software; you can redistribute it and/or
15cb82a532SUlf Samuelsson  * modify it under the terms of the GNU General Public License as
16cb82a532SUlf Samuelsson  * published by the Free Software Foundation; either version 2 of
17cb82a532SUlf Samuelsson  * the License, or (at your option) any later version.
18cb82a532SUlf Samuelsson  *
19cb82a532SUlf Samuelsson  * This program is distributed in the hope that it will be useful,
20cb82a532SUlf Samuelsson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
21cb82a532SUlf Samuelsson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
22cb82a532SUlf Samuelsson  * GNU General Public License for more details.
23cb82a532SUlf Samuelsson  *
24cb82a532SUlf Samuelsson  * You should have received a copy of the GNU General Public License
25cb82a532SUlf Samuelsson  * along with this program; if not, write to the Free Software
26cb82a532SUlf Samuelsson  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27cb82a532SUlf Samuelsson  * MA 02111-1307 USA
28cb82a532SUlf Samuelsson  */
29cb82a532SUlf Samuelsson 
30*99fa97e9SAndreas Bießmann #ifndef __AT91RM9200EK_CONFIG_H__
31*99fa97e9SAndreas Bießmann #define __AT91RM9200EK_CONFIG_H__
32cb82a532SUlf Samuelsson 
33*99fa97e9SAndreas Bießmann #include <asm/sizes.h>
34425de62dSJens Scharsig 
35cb82a532SUlf Samuelsson /*
36*99fa97e9SAndreas Bießmann  * AT91C_XTAL_CLOCK is the frequency of external xtal in hertz
37*99fa97e9SAndreas Bießmann  * AT91C_MAIN_CLOCK is the frequency of PLLA output
38*99fa97e9SAndreas Bießmann  * AT91C_MASTER_CLOCK is the peripherial clock
39*99fa97e9SAndreas Bießmann  * CONFIG_SYS_HZ_CLOCK is the value for CCR in tc0 (divider 2 is implicitely
40*99fa97e9SAndreas Bießmann  *  set in arch/arm/cpu/arm920t/at91/timer.c)
41*99fa97e9SAndreas Bießmann  * CONFIG_SYS_HZ is the tick rate for timer tc0
42cb82a532SUlf Samuelsson  */
43*99fa97e9SAndreas Bießmann #define AT91C_XTAL_CLOCK		18432000
44*99fa97e9SAndreas Bießmann #define AT91C_MAIN_CLOCK		((AT91C_XTAL_CLOCK / 4) * 39)
45*99fa97e9SAndreas Bießmann #define AT91C_MASTER_CLOCK		(AT91C_MAIN_CLOCK / 3 )
46*99fa97e9SAndreas Bießmann #define CONFIG_SYS_HZ_CLOCK		(AT91C_MASTER_CLOCK / 2)
47*99fa97e9SAndreas Bießmann #define CONFIG_SYS_HZ			1000
48*99fa97e9SAndreas Bießmann 
49*99fa97e9SAndreas Bießmann /* CPU configuration */
50*99fa97e9SAndreas Bießmann #define CONFIG_ARM920T
51*99fa97e9SAndreas Bießmann #define CONFIG_AT91RM9200
52*99fa97e9SAndreas Bießmann #define CONFIG_AT91RM9200EK
53*99fa97e9SAndreas Bießmann #define CONFIG_CPUAT91
54*99fa97e9SAndreas Bießmann #define USE_920T_MMU
55*99fa97e9SAndreas Bießmann 
56*99fa97e9SAndreas Bießmann #define CONFIG_CMDLINE_TAG
57*99fa97e9SAndreas Bießmann #define CONFIG_SETUP_MEMORY_TAGS
58*99fa97e9SAndreas Bießmann #define CONFIG_INITRD_TAG
59*99fa97e9SAndreas Bießmann 
60cb82a532SUlf Samuelsson /*
61*99fa97e9SAndreas Bießmann  * Memory Configuration
62cb82a532SUlf Samuelsson  */
63*99fa97e9SAndreas Bießmann #define CONFIG_NR_DRAM_BANKS		1
64*99fa97e9SAndreas Bießmann #define CONFIG_SYS_SDRAM_BASE		0x20000000
65*99fa97e9SAndreas Bießmann #define CONFIG_SYS_SDRAM_SIZE		SZ_32M
66cb82a532SUlf Samuelsson 
67*99fa97e9SAndreas Bießmann #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE
68*99fa97e9SAndreas Bießmann #define CONFIG_SYS_MEMTEST_END		\
69*99fa97e9SAndreas Bießmann 		(CONFIG_SYS_MEMTEST_START + CONFIG_SYS_SDRAM_SIZE - SZ_256K)
70cb82a532SUlf Samuelsson 
71cb82a532SUlf Samuelsson /*
72cb82a532SUlf Samuelsson  * LowLevel Init
73cb82a532SUlf Samuelsson  */
74cb82a532SUlf Samuelsson #ifndef CONFIG_SKIP_LOWLEVEL_INIT
75*99fa97e9SAndreas Bießmann #define CONFIG_SYS_USE_MAIN_OSCILLATOR
76cb82a532SUlf Samuelsson /* flash */
77cb82a532SUlf Samuelsson #define CONFIG_SYS_EBI_CFGR_VAL	0x00000000
78cb82a532SUlf Samuelsson #define CONFIG_SYS_SMC_CSR0_VAL	0x00003284 /* 16bit, 2 TDF, 4 WS */
79cb82a532SUlf Samuelsson 
80cb82a532SUlf Samuelsson /* clocks */
81cb82a532SUlf Samuelsson #define CONFIG_SYS_PLLAR_VAL	0x20263E04 /* 179.712000 MHz for PCK */
82cb82a532SUlf Samuelsson #define CONFIG_SYS_PLLBR_VAL	0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
83cb82a532SUlf Samuelsson /* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
84cb82a532SUlf Samuelsson #define CONFIG_SYS_MCKR_VAL	0x00000202
85cb82a532SUlf Samuelsson 
86cb82a532SUlf Samuelsson /* sdram */
87cb82a532SUlf Samuelsson #define CONFIG_SYS_PIOC_ASR_VAL	0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
88cb82a532SUlf Samuelsson #define CONFIG_SYS_PIOC_BSR_VAL	0x00000000
89cb82a532SUlf Samuelsson #define CONFIG_SYS_PIOC_PDR_VAL	0xFFFF0000
90cb82a532SUlf Samuelsson #define CONFIG_SYS_EBI_CSA_VAL	0x00000002 /* CS1=CONFIG_SYS_SDRAM */
91cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_CR_VAL	0x2188c155 /* set up the CONFIG_SYS_SDRAM */
92*99fa97e9SAndreas Bießmann #define CONFIG_SYS_SDRAM	CONFIG_SYS_SDRAM_BASE /* address of the SDRAM */
93*99fa97e9SAndreas Bießmann #define CONFIG_SYS_SDRAM1	CONFIG_SYS_SDRAM_BASE /* address of the SDRAM */
94cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRAM_VAL	0x00000000 /* value written to CONFIG_SYS_SDRAM */
95cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_MR_VAL	0x00000002 /* Precharge All */
96cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_MR_VAL1	0x00000004 /* refresh */
97cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_MR_VAL2	0x00000003 /* Load Mode Register */
98cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_MR_VAL3	0x00000000 /* Normal Mode */
99cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_TR_VAL	0x000002E0 /* Write refresh rate */
100cb82a532SUlf Samuelsson #endif	/* CONFIG_SKIP_LOWLEVEL_INIT */
101cb82a532SUlf Samuelsson 
102cb82a532SUlf Samuelsson /*
103cb82a532SUlf Samuelsson  * Hardware drivers
104cb82a532SUlf Samuelsson  */
105cb82a532SUlf Samuelsson /*
106*99fa97e9SAndreas Bießmann  * Choose a USART for serial console
107*99fa97e9SAndreas Bießmann  * CONFIG_DBGU is DBGU unit on J10
108*99fa97e9SAndreas Bießmann  * CONFIG_USART1 is USART1 on J14
109cb82a532SUlf Samuelsson  */
110beebd851SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_AT91RM9200_USART
111cb82a532SUlf Samuelsson #define CONFIG_DBGU
112cb82a532SUlf Samuelsson 
113cb82a532SUlf Samuelsson #define CONFIG_SYS_BAUDRATE_TABLE	{115200 , 19200, 38400, 57600, 9600 }
114cb82a532SUlf Samuelsson #define CONFIG_BAUDRATE			115200
115cb82a532SUlf Samuelsson 
116cb82a532SUlf Samuelsson /*
117cb82a532SUlf Samuelsson  * Command line configuration.
118cb82a532SUlf Samuelsson  */
119cb82a532SUlf Samuelsson #include <config_cmd_default.h>
120cb82a532SUlf Samuelsson 
121cb82a532SUlf Samuelsson #define CONFIG_CMD_DHCP
122cb82a532SUlf Samuelsson #define CONFIG_CMD_FAT
123cb82a532SUlf Samuelsson #define CONFIG_CMD_MII
124cb82a532SUlf Samuelsson #define CONFIG_CMD_PING
125cb82a532SUlf Samuelsson #undef CONFIG_CMD_FPGA
126cb82a532SUlf Samuelsson 
127cb82a532SUlf Samuelsson /*
128cb82a532SUlf Samuelsson  * Network Driver Setting
129cb82a532SUlf Samuelsson  */
130*99fa97e9SAndreas Bießmann #define CONFIG_NET_MULTI
131*99fa97e9SAndreas Bießmann #define CONFIG_DRIVER_AT91EMAC
132*99fa97e9SAndreas Bießmann #define CONFIG_SYS_RX_ETH_BUFFER	16
133*99fa97e9SAndreas Bießmann #define CONFIG_RMII
134*99fa97e9SAndreas Bießmann #define CONFIG_MII
135cb82a532SUlf Samuelsson 
136cb82a532SUlf Samuelsson /*
137cb82a532SUlf Samuelsson  * NOR Flash
138cb82a532SUlf Samuelsson  */
139*99fa97e9SAndreas Bießmann #define CONFIG_FLASH_CFI_DRIVER
140*99fa97e9SAndreas Bießmann #define CONFIG_SYS_FLASH_CFI
141cb82a532SUlf Samuelsson #define CONFIG_SYS_FLASH_BASE		0x10000000
142*99fa97e9SAndreas Bießmann #define PHYS_FLASH_1			CONFIG_SYS_FLASH_BASE
143*99fa97e9SAndreas Bießmann #define PHYS_FLASH_SIZE			SZ_8M
144cb82a532SUlf Samuelsson #define CONFIG_SYS_MAX_FLASH_BANKS	1
145cb82a532SUlf Samuelsson #define CONFIG_SYS_MAX_FLASH_SECT	256
146cb82a532SUlf Samuelsson #define CONFIG_SYS_FLASH_PROTECTION
147cb82a532SUlf Samuelsson 
148cb82a532SUlf Samuelsson /*
149cb82a532SUlf Samuelsson  * Environment Settings
150cb82a532SUlf Samuelsson  */
151*99fa97e9SAndreas Bießmann #define CONFIG_ENV_IS_IN_FLASH
152cb82a532SUlf Samuelsson 
153cb82a532SUlf Samuelsson /*
154cb82a532SUlf Samuelsson  * after u-boot.bin
155cb82a532SUlf Samuelsson  */
156cb82a532SUlf Samuelsson #define CONFIG_ENV_ADDR			\
157cb82a532SUlf Samuelsson 		(CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
158*99fa97e9SAndreas Bießmann #define CONFIG_ENV_SIZE			SZ_64K /* sectors are 64K here */
159cb82a532SUlf Samuelsson /* The following #defines are needed to get flash environment right */
160cb82a532SUlf Samuelsson #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
161*99fa97e9SAndreas Bießmann #define CONFIG_SYS_MONITOR_LEN		SZ_256K
162cb82a532SUlf Samuelsson 
163cb82a532SUlf Samuelsson /*
164cb82a532SUlf Samuelsson  * Boot option
165cb82a532SUlf Samuelsson  */
166cb82a532SUlf Samuelsson #define CONFIG_BOOTDELAY		3
167cb82a532SUlf Samuelsson 
168*99fa97e9SAndreas Bießmann /* default load address */
169*99fa97e9SAndreas Bießmann #define CONFIG_SYS_LOAD_ADDR		CONFIG_SYS_SDRAM_BASE + SZ_16M
170*99fa97e9SAndreas Bießmann #define CONFIG_ENV_OVERWRITE
171cb82a532SUlf Samuelsson 
172cb82a532SUlf Samuelsson /*
173cb82a532SUlf Samuelsson  * Shell Settings
174cb82a532SUlf Samuelsson  */
175*99fa97e9SAndreas Bießmann #define CONFIG_CMDLINE_EDITING
176*99fa97e9SAndreas Bießmann #define CONFIG_SYS_LONGHELP
177*99fa97e9SAndreas Bießmann #define CONFIG_AUTO_COMPLETE
178*99fa97e9SAndreas Bießmann #define CONFIG_SYS_HUSH_PARSER
179cb82a532SUlf Samuelsson #define CONFIG_SYS_PROMPT		"U-Boot> "
180cb82a532SUlf Samuelsson #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
181cb82a532SUlf Samuelsson #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
182cb82a532SUlf Samuelsson #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
183cb82a532SUlf Samuelsson /* Print Buffer Size */
184cb82a532SUlf Samuelsson #define CONFIG_SYS_PBSIZE		\
185cb82a532SUlf Samuelsson 		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
186cb82a532SUlf Samuelsson 
187cb82a532SUlf Samuelsson /*
188cb82a532SUlf Samuelsson  * Size of malloc() pool
189cb82a532SUlf Samuelsson  */
190*99fa97e9SAndreas Bießmann #define CONFIG_SYS_MALLOC_LEN		ROUND(3 * CONFIG_ENV_SIZE + SZ_128K, \
191*99fa97e9SAndreas Bießmann 					     SZ_4K)
192cb82a532SUlf Samuelsson /* size in bytes reserved for initial data */
193cb82a532SUlf Samuelsson #define CONFIG_SYS_GBL_DATA_SIZE	128
194cb82a532SUlf Samuelsson 
195*99fa97e9SAndreas Bießmann #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_SDRAM_BASE + SZ_4K \
196*99fa97e9SAndreas Bießmann 					- CONFIG_SYS_GBL_DATA_SIZE)
197*99fa97e9SAndreas Bießmann 
198*99fa97e9SAndreas Bießmann #define CONFIG_STACKSIZE		SZ_32K	/* regular stack */
199*99fa97e9SAndreas Bießmann #define CONFIG_STACKSIZE_IRQ		SZ_4K	/* Unsure if to big or to small*/
200*99fa97e9SAndreas Bießmann #define CONFIG_STACKSIZE_FIQ		SZ_4K	/* Unsure if to big or to small*/
201*99fa97e9SAndreas Bießmann #endif /* __AT91RM9200EK_CONFIG_H__ */
202