1cb82a532SUlf Samuelsson /* 299fa97e9SAndreas Bießmann * Copyright (C) 2010 Andreas Bießmann <biessmann.devel@googlemail.com> 399fa97e9SAndreas Bießmann * 499fa97e9SAndreas Bießmann * based on previous work by 599fa97e9SAndreas Bießmann * 6cb82a532SUlf Samuelsson * Ulf Samuelsson <ulf@atmel.com> 7cb82a532SUlf Samuelsson * Rick Bronson <rick@efn.org> 8cb82a532SUlf Samuelsson * 9cb82a532SUlf Samuelsson * Configuration settings for the AT91RM9200EK board. 10cb82a532SUlf Samuelsson * 11cb82a532SUlf Samuelsson * See file CREDITS for list of people who contributed to this 12cb82a532SUlf Samuelsson * project. 13cb82a532SUlf Samuelsson * 14cb82a532SUlf Samuelsson * This program is free software; you can redistribute it and/or 15cb82a532SUlf Samuelsson * modify it under the terms of the GNU General Public License as 16cb82a532SUlf Samuelsson * published by the Free Software Foundation; either version 2 of 17cb82a532SUlf Samuelsson * the License, or (at your option) any later version. 18cb82a532SUlf Samuelsson * 19cb82a532SUlf Samuelsson * This program is distributed in the hope that it will be useful, 20cb82a532SUlf Samuelsson * but WITHOUT ANY WARRANTY; without even the implied warranty of 21cb82a532SUlf Samuelsson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 22cb82a532SUlf Samuelsson * GNU General Public License for more details. 23cb82a532SUlf Samuelsson * 24cb82a532SUlf Samuelsson * You should have received a copy of the GNU General Public License 25cb82a532SUlf Samuelsson * along with this program; if not, write to the Free Software 26cb82a532SUlf Samuelsson * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 27cb82a532SUlf Samuelsson * MA 02111-1307 USA 28cb82a532SUlf Samuelsson */ 29cb82a532SUlf Samuelsson 3099fa97e9SAndreas Bießmann #ifndef __AT91RM9200EK_CONFIG_H__ 3199fa97e9SAndreas Bießmann #define __AT91RM9200EK_CONFIG_H__ 32cb82a532SUlf Samuelsson 3399fa97e9SAndreas Bießmann #include <asm/sizes.h> 34425de62dSJens Scharsig 35cb82a532SUlf Samuelsson /* 3699fa97e9SAndreas Bießmann * AT91C_XTAL_CLOCK is the frequency of external xtal in hertz 3799fa97e9SAndreas Bießmann * AT91C_MAIN_CLOCK is the frequency of PLLA output 3899fa97e9SAndreas Bießmann * AT91C_MASTER_CLOCK is the peripherial clock 3999fa97e9SAndreas Bießmann * CONFIG_SYS_HZ_CLOCK is the value for CCR in tc0 (divider 2 is implicitely 4099fa97e9SAndreas Bießmann * set in arch/arm/cpu/arm920t/at91/timer.c) 4199fa97e9SAndreas Bießmann * CONFIG_SYS_HZ is the tick rate for timer tc0 42cb82a532SUlf Samuelsson */ 4399fa97e9SAndreas Bießmann #define AT91C_XTAL_CLOCK 18432000 4499fa97e9SAndreas Bießmann #define AT91C_MAIN_CLOCK ((AT91C_XTAL_CLOCK / 4) * 39) 4599fa97e9SAndreas Bießmann #define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK / 3 ) 4699fa97e9SAndreas Bießmann #define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK / 2) 4799fa97e9SAndreas Bießmann #define CONFIG_SYS_HZ 1000 4899fa97e9SAndreas Bießmann 4999fa97e9SAndreas Bießmann /* CPU configuration */ 5099fa97e9SAndreas Bießmann #define CONFIG_ARM920T 5199fa97e9SAndreas Bießmann #define CONFIG_AT91RM9200 5299fa97e9SAndreas Bießmann #define CONFIG_AT91RM9200EK 5399fa97e9SAndreas Bießmann #define CONFIG_CPUAT91 5499fa97e9SAndreas Bießmann #define USE_920T_MMU 5599fa97e9SAndreas Bießmann 5699fa97e9SAndreas Bießmann #define CONFIG_CMDLINE_TAG 5799fa97e9SAndreas Bießmann #define CONFIG_SETUP_MEMORY_TAGS 5899fa97e9SAndreas Bießmann #define CONFIG_INITRD_TAG 5999fa97e9SAndreas Bießmann 60cb82a532SUlf Samuelsson /* 6199fa97e9SAndreas Bießmann * Memory Configuration 62cb82a532SUlf Samuelsson */ 6399fa97e9SAndreas Bießmann #define CONFIG_NR_DRAM_BANKS 1 6499fa97e9SAndreas Bießmann #define CONFIG_SYS_SDRAM_BASE 0x20000000 6599fa97e9SAndreas Bießmann #define CONFIG_SYS_SDRAM_SIZE SZ_32M 66cb82a532SUlf Samuelsson 6799fa97e9SAndreas Bießmann #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE 6899fa97e9SAndreas Bießmann #define CONFIG_SYS_MEMTEST_END \ 6999fa97e9SAndreas Bießmann (CONFIG_SYS_MEMTEST_START + CONFIG_SYS_SDRAM_SIZE - SZ_256K) 70cb82a532SUlf Samuelsson 71cb82a532SUlf Samuelsson /* 72cb82a532SUlf Samuelsson * LowLevel Init 73cb82a532SUlf Samuelsson */ 74cb82a532SUlf Samuelsson #ifndef CONFIG_SKIP_LOWLEVEL_INIT 7599fa97e9SAndreas Bießmann #define CONFIG_SYS_USE_MAIN_OSCILLATOR 76cb82a532SUlf Samuelsson /* flash */ 77cb82a532SUlf Samuelsson #define CONFIG_SYS_EBI_CFGR_VAL 0x00000000 78cb82a532SUlf Samuelsson #define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */ 79cb82a532SUlf Samuelsson 80cb82a532SUlf Samuelsson /* clocks */ 81cb82a532SUlf Samuelsson #define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */ 82cb82a532SUlf Samuelsson #define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */ 83cb82a532SUlf Samuelsson /* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */ 84cb82a532SUlf Samuelsson #define CONFIG_SYS_MCKR_VAL 0x00000202 85cb82a532SUlf Samuelsson 86cb82a532SUlf Samuelsson /* sdram */ 87cb82a532SUlf Samuelsson #define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */ 88cb82a532SUlf Samuelsson #define CONFIG_SYS_PIOC_BSR_VAL 0x00000000 89cb82a532SUlf Samuelsson #define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000 90cb82a532SUlf Samuelsson #define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */ 91cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_CR_VAL 0x2188c155 /* set up the CONFIG_SYS_SDRAM */ 9299fa97e9SAndreas Bießmann #define CONFIG_SYS_SDRAM CONFIG_SYS_SDRAM_BASE /* address of the SDRAM */ 9399fa97e9SAndreas Bießmann #define CONFIG_SYS_SDRAM1 CONFIG_SYS_SDRAM_BASE /* address of the SDRAM */ 94cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */ 95cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */ 96cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */ 97cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */ 98cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */ 99cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */ 100cb82a532SUlf Samuelsson #endif /* CONFIG_SKIP_LOWLEVEL_INIT */ 101cb82a532SUlf Samuelsson 102cb82a532SUlf Samuelsson /* 103cb82a532SUlf Samuelsson * Hardware drivers 104cb82a532SUlf Samuelsson */ 105cb82a532SUlf Samuelsson /* 10699fa97e9SAndreas Bießmann * Choose a USART for serial console 10799fa97e9SAndreas Bießmann * CONFIG_DBGU is DBGU unit on J10 10899fa97e9SAndreas Bießmann * CONFIG_USART1 is USART1 on J14 109cb82a532SUlf Samuelsson */ 110beebd851SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_AT91RM9200_USART 111cb82a532SUlf Samuelsson #define CONFIG_DBGU 112cb82a532SUlf Samuelsson 113cb82a532SUlf Samuelsson #define CONFIG_SYS_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 } 114cb82a532SUlf Samuelsson #define CONFIG_BAUDRATE 115200 115cb82a532SUlf Samuelsson 116cb82a532SUlf Samuelsson /* 117cb82a532SUlf Samuelsson * Command line configuration. 118cb82a532SUlf Samuelsson */ 119cb82a532SUlf Samuelsson #include <config_cmd_default.h> 120cb82a532SUlf Samuelsson 121cb82a532SUlf Samuelsson #define CONFIG_CMD_DHCP 122cb82a532SUlf Samuelsson #define CONFIG_CMD_FAT 123cb82a532SUlf Samuelsson #define CONFIG_CMD_MII 124cb82a532SUlf Samuelsson #define CONFIG_CMD_PING 1253b83522bSAndreas Bießmann #define CONFIG_CMD_USB 126cb82a532SUlf Samuelsson #undef CONFIG_CMD_FPGA 127cb82a532SUlf Samuelsson 128cb82a532SUlf Samuelsson /* 129cb82a532SUlf Samuelsson * Network Driver Setting 130cb82a532SUlf Samuelsson */ 13199fa97e9SAndreas Bießmann #define CONFIG_NET_MULTI 13299fa97e9SAndreas Bießmann #define CONFIG_DRIVER_AT91EMAC 13399fa97e9SAndreas Bießmann #define CONFIG_SYS_RX_ETH_BUFFER 16 13499fa97e9SAndreas Bießmann #define CONFIG_RMII 13599fa97e9SAndreas Bießmann #define CONFIG_MII 136cb82a532SUlf Samuelsson 137cb82a532SUlf Samuelsson /* 138cb82a532SUlf Samuelsson * NOR Flash 139cb82a532SUlf Samuelsson */ 14099fa97e9SAndreas Bießmann #define CONFIG_FLASH_CFI_DRIVER 14199fa97e9SAndreas Bießmann #define CONFIG_SYS_FLASH_CFI 142cb82a532SUlf Samuelsson #define CONFIG_SYS_FLASH_BASE 0x10000000 14399fa97e9SAndreas Bießmann #define PHYS_FLASH_1 CONFIG_SYS_FLASH_BASE 14499fa97e9SAndreas Bießmann #define PHYS_FLASH_SIZE SZ_8M 145cb82a532SUlf Samuelsson #define CONFIG_SYS_MAX_FLASH_BANKS 1 146cb82a532SUlf Samuelsson #define CONFIG_SYS_MAX_FLASH_SECT 256 147cb82a532SUlf Samuelsson #define CONFIG_SYS_FLASH_PROTECTION 148cb82a532SUlf Samuelsson 149cb82a532SUlf Samuelsson /* 1503b83522bSAndreas Bießmann * USB Config 1513b83522bSAndreas Bießmann */ 1523b83522bSAndreas Bießmann #define CONFIG_USB_ATMEL 1 1533b83522bSAndreas Bießmann #define CONFIG_USB_OHCI_NEW 1 1543b83522bSAndreas Bießmann #define CONFIG_USB_KEYBOARD 1 1553b83522bSAndreas Bießmann #define CONFIG_USB_STORAGE 1 1563b83522bSAndreas Bießmann #define CONFIG_DOS_PARTITION 1 1573b83522bSAndreas Bießmann 1583b83522bSAndreas Bießmann #define CONFIG_SYS_USB_OHCI_CPU_INIT 1 1593b83522bSAndreas Bießmann #define CONFIG_SYS_USB_OHCI_REGS_BASE AT91_USB_HOST_BASE 1603b83522bSAndreas Bießmann #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200" 1613b83522bSAndreas Bießmann #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 1623b83522bSAndreas Bießmann 1633b83522bSAndreas Bießmann /* 164cb82a532SUlf Samuelsson * Environment Settings 165cb82a532SUlf Samuelsson */ 16699fa97e9SAndreas Bießmann #define CONFIG_ENV_IS_IN_FLASH 167cb82a532SUlf Samuelsson 168cb82a532SUlf Samuelsson /* 169cb82a532SUlf Samuelsson * after u-boot.bin 170cb82a532SUlf Samuelsson */ 171cb82a532SUlf Samuelsson #define CONFIG_ENV_ADDR \ 172cb82a532SUlf Samuelsson (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN) 17399fa97e9SAndreas Bießmann #define CONFIG_ENV_SIZE SZ_64K /* sectors are 64K here */ 174cb82a532SUlf Samuelsson /* The following #defines are needed to get flash environment right */ 175cb82a532SUlf Samuelsson #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 17699fa97e9SAndreas Bießmann #define CONFIG_SYS_MONITOR_LEN SZ_256K 177cb82a532SUlf Samuelsson 178cb82a532SUlf Samuelsson /* 179cb82a532SUlf Samuelsson * Boot option 180cb82a532SUlf Samuelsson */ 181cb82a532SUlf Samuelsson #define CONFIG_BOOTDELAY 3 182cb82a532SUlf Samuelsson 18399fa97e9SAndreas Bießmann /* default load address */ 18499fa97e9SAndreas Bießmann #define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE + SZ_16M 18599fa97e9SAndreas Bießmann #define CONFIG_ENV_OVERWRITE 186cb82a532SUlf Samuelsson 187cb82a532SUlf Samuelsson /* 188cb82a532SUlf Samuelsson * Shell Settings 189cb82a532SUlf Samuelsson */ 19099fa97e9SAndreas Bießmann #define CONFIG_CMDLINE_EDITING 19199fa97e9SAndreas Bießmann #define CONFIG_SYS_LONGHELP 19299fa97e9SAndreas Bießmann #define CONFIG_AUTO_COMPLETE 19399fa97e9SAndreas Bießmann #define CONFIG_SYS_HUSH_PARSER 194cb82a532SUlf Samuelsson #define CONFIG_SYS_PROMPT "U-Boot> " 195cb82a532SUlf Samuelsson #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 196cb82a532SUlf Samuelsson #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 197cb82a532SUlf Samuelsson #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 198cb82a532SUlf Samuelsson /* Print Buffer Size */ 199cb82a532SUlf Samuelsson #define CONFIG_SYS_PBSIZE \ 200cb82a532SUlf Samuelsson (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 201cb82a532SUlf Samuelsson 202cb82a532SUlf Samuelsson /* 203cb82a532SUlf Samuelsson * Size of malloc() pool 204cb82a532SUlf Samuelsson */ 20599fa97e9SAndreas Bießmann #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + SZ_128K, \ 20699fa97e9SAndreas Bießmann SZ_4K) 207cb82a532SUlf Samuelsson /* size in bytes reserved for initial data */ 208cb82a532SUlf Samuelsson 20999fa97e9SAndreas Bießmann #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \ 210*25ddd1fbSWolfgang Denk - GENERATED_GBL_DATA_SIZE) 21199fa97e9SAndreas Bießmann 21299fa97e9SAndreas Bießmann #define CONFIG_STACKSIZE SZ_32K /* regular stack */ 21399fa97e9SAndreas Bießmann #define CONFIG_STACKSIZE_IRQ SZ_4K /* Unsure if to big or to small*/ 21499fa97e9SAndreas Bießmann #define CONFIG_STACKSIZE_FIQ SZ_4K /* Unsure if to big or to small*/ 21599fa97e9SAndreas Bießmann #endif /* __AT91RM9200EK_CONFIG_H__ */ 216