xref: /openbmc/u-boot/include/configs/P2041RDB.h (revision 66c433ed4342e5761ee9b048c85fe47d31130b2e)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
24f1d1b7dSMingkai Hu /*
33d7506faSramneek mehresh  * Copyright 2011-2012 Freescale Semiconductor, Inc.
44f1d1b7dSMingkai Hu  */
54f1d1b7dSMingkai Hu 
64f1d1b7dSMingkai Hu /*
74f1d1b7dSMingkai Hu  * P2041 RDB board configuration file
83e978f5dSScott Wood  * Also supports P2040 RDB
94f1d1b7dSMingkai Hu  */
104f1d1b7dSMingkai Hu #ifndef __CONFIG_H
114f1d1b7dSMingkai Hu #define __CONFIG_H
124f1d1b7dSMingkai Hu 
134f1d1b7dSMingkai Hu #ifdef CONFIG_RAMBOOT_PBL
144f1d1b7dSMingkai Hu #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
154f1d1b7dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
16e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
17e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg
184f1d1b7dSMingkai Hu #endif
194f1d1b7dSMingkai Hu 
20461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
21ff65f126SLiu Gang /* Set 1M boot space */
22461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
23461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
24461632bdSLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
25ff65f126SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
26ff65f126SLiu Gang #endif
27ff65f126SLiu Gang 
284f1d1b7dSMingkai Hu /* High Level Configuration Options */
294f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
304f1d1b7dSMingkai Hu 
314f1d1b7dSMingkai Hu #ifndef CONFIG_RESET_VECTOR_ADDRESS
324f1d1b7dSMingkai Hu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
334f1d1b7dSMingkai Hu #endif
344f1d1b7dSMingkai Hu 
354f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
3651370d56SYork Sun #define CONFIG_SYS_NUM_CPC		CONFIG_SYS_NUM_DDR_CTLRS
37b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 */
38b38eaec5SRobert P. J. Day #define CONFIG_PCIE2			/* PCIE controller 2 */
39b38eaec5SRobert P. J. Day #define CONFIG_PCIE3			/* PCIE controller 3 */
404f1d1b7dSMingkai Hu #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
414f1d1b7dSMingkai Hu #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
424f1d1b7dSMingkai Hu 
434f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO
444f1d1b7dSMingkai Hu #define CONFIG_SRIO1			/* SRIO port 1 */
454f1d1b7dSMingkai Hu #define CONFIG_SRIO2			/* SRIO port 2 */
46c8b28152SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_MASTER
474d28db8aSKumar Gala #define CONFIG_SYS_DPAA_RMAN		/* RMan */
484f1d1b7dSMingkai Hu 
494f1d1b7dSMingkai Hu #define CONFIG_ENV_OVERWRITE
504f1d1b7dSMingkai Hu 
514f1d1b7dSMingkai Hu #if defined(CONFIG_SPIFLASH)
524f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
534f1d1b7dSMingkai Hu 	#define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
544f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SECT_SIZE            0x10000
554f1d1b7dSMingkai Hu #elif defined(CONFIG_SDCARD)
564394d0c2SFabio Estevam 	#define CONFIG_FSL_FIXED_MMC_LOCATION
574f1d1b7dSMingkai Hu 	#define CONFIG_SYS_MMC_ENV_DEV          0
584f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE			0x2000
59e222b1f3SPrabhakar Kushwaha 	#define CONFIG_ENV_OFFSET		(512 * 1658)
6015c8c6c2SShaohui Xie #elif defined(CONFIG_NAND)
6115c8c6c2SShaohui Xie #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
62e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
63461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
64ff65f126SLiu Gang #define CONFIG_ENV_ADDR		0xffe20000
65ff65f126SLiu Gang #define CONFIG_ENV_SIZE		0x2000
660f57f6a3SShaohui Xie #elif defined(CONFIG_ENV_IS_NOWHERE)
670f57f6a3SShaohui Xie #define CONFIG_ENV_SIZE		0x2000
684f1d1b7dSMingkai Hu #else
694f1d1b7dSMingkai Hu 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE \
704f1d1b7dSMingkai Hu 			- CONFIG_ENV_SECT_SIZE)
714f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SIZE		0x2000
724f1d1b7dSMingkai Hu 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
734f1d1b7dSMingkai Hu #endif
744f1d1b7dSMingkai Hu 
7544d50f0bSShaohui Xie #ifndef __ASSEMBLY__
7644d50f0bSShaohui Xie unsigned long get_board_sys_clk(unsigned long dummy);
7744d50f0bSShaohui Xie #endif
7844d50f0bSShaohui Xie #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
794f1d1b7dSMingkai Hu 
804f1d1b7dSMingkai Hu /*
814f1d1b7dSMingkai Hu  * These can be toggled for performance analysis, otherwise use default.
824f1d1b7dSMingkai Hu  */
834f1d1b7dSMingkai Hu #define CONFIG_SYS_CACHE_STASHING
84cd420e0bSMingkai Hu #define CONFIG_BACKSIDE_L2_CACHE
85cd420e0bSMingkai Hu #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
864f1d1b7dSMingkai Hu #define CONFIG_BTB			/* toggle branch predition */
874f1d1b7dSMingkai Hu 
884f1d1b7dSMingkai Hu #define CONFIG_ENABLE_36BIT_PHYS
894f1d1b7dSMingkai Hu 
904f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
914f1d1b7dSMingkai Hu #define CONFIG_ADDR_MAP
924f1d1b7dSMingkai Hu #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
934f1d1b7dSMingkai Hu #endif
944f1d1b7dSMingkai Hu 
954f1d1b7dSMingkai Hu #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
964f1d1b7dSMingkai Hu #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
974f1d1b7dSMingkai Hu #define CONFIG_SYS_MEMTEST_END		0x00400000
984f1d1b7dSMingkai Hu 
994f1d1b7dSMingkai Hu /*
1004f1d1b7dSMingkai Hu  *  Config the L3 Cache as L3 SRAM
1014f1d1b7dSMingkai Hu  */
1024f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
1034f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1044f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | \
1054f1d1b7dSMingkai Hu 		CONFIG_RAMBOOT_TEXT_BASE)
1064f1d1b7dSMingkai Hu #else
1074f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
1084f1d1b7dSMingkai Hu #endif
1094f1d1b7dSMingkai Hu #define CONFIG_SYS_L3_SIZE		(1024 << 10)
1104f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
1114f1d1b7dSMingkai Hu 
1124f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1134f1d1b7dSMingkai Hu #define CONFIG_SYS_DCSRBAR		0xf0000000
1144f1d1b7dSMingkai Hu #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
1154f1d1b7dSMingkai Hu #endif
1164f1d1b7dSMingkai Hu 
1174f1d1b7dSMingkai Hu /* EEPROM */
1184f1d1b7dSMingkai Hu #define CONFIG_ID_EEPROM
1194f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_NXID
1204f1d1b7dSMingkai Hu #define CONFIG_SYS_EEPROM_BUS_NUM	0
1214f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
1224f1d1b7dSMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
1234f1d1b7dSMingkai Hu 
1244f1d1b7dSMingkai Hu /*
1254f1d1b7dSMingkai Hu  * DDR Setup
1264f1d1b7dSMingkai Hu  */
1274f1d1b7dSMingkai Hu #define CONFIG_VERY_BIG_RAM
1284f1d1b7dSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1294f1d1b7dSMingkai Hu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1304f1d1b7dSMingkai Hu 
1314f1d1b7dSMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR	1
1324f1d1b7dSMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
1334f1d1b7dSMingkai Hu 
1344f1d1b7dSMingkai Hu #define CONFIG_DDR_SPD
1354f1d1b7dSMingkai Hu 
1364f1d1b7dSMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM	0
1374f1d1b7dSMingkai Hu #define SPD_EEPROM_ADDRESS	0x52
1384f1d1b7dSMingkai Hu #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
1394f1d1b7dSMingkai Hu 
1404f1d1b7dSMingkai Hu /*
1414f1d1b7dSMingkai Hu  * Local Bus Definitions
1424f1d1b7dSMingkai Hu  */
1434f1d1b7dSMingkai Hu 
1444f1d1b7dSMingkai Hu /* Set the local bus clock 1/8 of platform clock */
1454f1d1b7dSMingkai Hu #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
1464f1d1b7dSMingkai Hu 
147ca1b0b89SYork Sun /*
148ca1b0b89SYork Sun  * This board doesn't have a promjet connector.
149ca1b0b89SYork Sun  * However, it uses commone corenet board LAW and TLB.
150ca1b0b89SYork Sun  * It is necessary to use the same start address with proper offset.
151ca1b0b89SYork Sun  */
152ca1b0b89SYork Sun #define CONFIG_SYS_FLASH_BASE		0xe0000000
1534f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
154ca1b0b89SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
1554f1d1b7dSMingkai Hu #else
1564f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
1574f1d1b7dSMingkai Hu #endif
1584f1d1b7dSMingkai Hu 
159c9b2feafSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \
160ca1b0b89SYork Sun 		(BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
161ca1b0b89SYork Sun 		BR_PS_16 | BR_V)
162c9b2feafSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM \
163c9b2feafSShaohui Xie 		((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
1644f1d1b7dSMingkai Hu 		 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
1654f1d1b7dSMingkai Hu 
1664f1d1b7dSMingkai Hu #define CONFIG_FSL_CPLD
1674f1d1b7dSMingkai Hu #define CPLD_BASE		0xffdf0000	/* CPLD registers */
1684f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
1694f1d1b7dSMingkai Hu #define CPLD_BASE_PHYS		0xfffdf0000ull
1704f1d1b7dSMingkai Hu #else
1714f1d1b7dSMingkai Hu #define CPLD_BASE_PHYS		CPLD_BASE
1724f1d1b7dSMingkai Hu #endif
1734f1d1b7dSMingkai Hu 
1744f1d1b7dSMingkai Hu #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
1754f1d1b7dSMingkai Hu #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
1764f1d1b7dSMingkai Hu 
1774f1d1b7dSMingkai Hu #define PIXIS_LBMAP_SWITCH	7
1784f1d1b7dSMingkai Hu #define PIXIS_LBMAP_MASK	0xf0
1794f1d1b7dSMingkai Hu #define PIXIS_LBMAP_SHIFT	4
1804f1d1b7dSMingkai Hu #define PIXIS_LBMAP_ALTBANK	0x40
1814f1d1b7dSMingkai Hu 
1824f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST
1834f1d1b7dSMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
1844f1d1b7dSMingkai Hu 
1854f1d1b7dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
1864f1d1b7dSMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
1874f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Erase Timeout (ms) */
1884f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Write Timeout (ms) */
1894f1d1b7dSMingkai Hu 
1904f1d1b7dSMingkai Hu #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
1914f1d1b7dSMingkai Hu 
1924f1d1b7dSMingkai Hu #if defined(CONFIG_RAMBOOT_PBL)
1934f1d1b7dSMingkai Hu #define CONFIG_SYS_RAMBOOT
1944f1d1b7dSMingkai Hu #endif
1954f1d1b7dSMingkai Hu 
196c9b2feafSShaohui Xie #define CONFIG_NAND_FSL_ELBC
197c9b2feafSShaohui Xie /* Nand Flash */
198c9b2feafSShaohui Xie #ifdef CONFIG_NAND_FSL_ELBC
199c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE		0xffa00000
200c9b2feafSShaohui Xie #ifdef CONFIG_PHYS_64BIT
201c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
202c9b2feafSShaohui Xie #else
203c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
204c9b2feafSShaohui Xie #endif
205c9b2feafSShaohui Xie 
206c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
207c9b2feafSShaohui Xie #define CONFIG_SYS_MAX_NAND_DEVICE	1
208c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
209c9b2feafSShaohui Xie 
210c9b2feafSShaohui Xie /* NAND flash config */
211c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
212c9b2feafSShaohui Xie 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
213c9b2feafSShaohui Xie 			       | BR_PS_8	       /* Port Size = 8 bit */ \
214c9b2feafSShaohui Xie 			       | BR_MS_FCM	       /* MSEL = FCM */ \
215c9b2feafSShaohui Xie 			       | BR_V)		       /* valid */
216c9b2feafSShaohui Xie #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
217c9b2feafSShaohui Xie 			       | OR_FCM_PGS	       /* Large Page*/ \
218c9b2feafSShaohui Xie 			       | OR_FCM_CSCT \
219c9b2feafSShaohui Xie 			       | OR_FCM_CST \
220c9b2feafSShaohui Xie 			       | OR_FCM_CHT \
221c9b2feafSShaohui Xie 			       | OR_FCM_SCY_1 \
222c9b2feafSShaohui Xie 			       | OR_FCM_TRLX \
223c9b2feafSShaohui Xie 			       | OR_FCM_EHTR)
224c9b2feafSShaohui Xie 
225c9b2feafSShaohui Xie #ifdef CONFIG_NAND
226c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
227c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
228c9b2feafSShaohui Xie #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
229c9b2feafSShaohui Xie #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
230c9b2feafSShaohui Xie #else
231c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
232c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
233c9b2feafSShaohui Xie #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
234c9b2feafSShaohui Xie #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
235c9b2feafSShaohui Xie #endif
236c9b2feafSShaohui Xie #else
237c9b2feafSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
238c9b2feafSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
239c9b2feafSShaohui Xie #endif /* CONFIG_NAND_FSL_ELBC */
240c9b2feafSShaohui Xie 
2414f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO
2424f1d1b7dSMingkai Hu #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
243ca1b0b89SYork Sun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
2444f1d1b7dSMingkai Hu 
2454f1d1b7dSMingkai Hu #define CONFIG_HWCONFIG
2464f1d1b7dSMingkai Hu 
2474f1d1b7dSMingkai Hu /* define to use L1 as initial stack */
2484f1d1b7dSMingkai Hu #define CONFIG_L1_INIT_RAM
2494f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_LOCK
2504f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
2514f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
2524f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
2534f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
2544f1d1b7dSMingkai Hu /* The assembler doesn't like typecast */
2554f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
2564f1d1b7dSMingkai Hu 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
2574f1d1b7dSMingkai Hu 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
2584f1d1b7dSMingkai Hu #else
2594f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
2604f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
2614f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
2624f1d1b7dSMingkai Hu #endif
2634f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
2644f1d1b7dSMingkai Hu 
2654f1d1b7dSMingkai Hu #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
2664f1d1b7dSMingkai Hu 					GENERATED_GBL_DATA_SIZE)
2674f1d1b7dSMingkai Hu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
2684f1d1b7dSMingkai Hu 
2699307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
2704f1d1b7dSMingkai Hu #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
2714f1d1b7dSMingkai Hu 
2724f1d1b7dSMingkai Hu /* Serial Port - controlled on board with jumper J8
2734f1d1b7dSMingkai Hu  * open - index 2
2744f1d1b7dSMingkai Hu  * shorted - index 1
2754f1d1b7dSMingkai Hu  */
2764f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL
2774f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE	1
2784f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
2794f1d1b7dSMingkai Hu 
2804f1d1b7dSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE	\
2814f1d1b7dSMingkai Hu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
2824f1d1b7dSMingkai Hu 
2834f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
2844f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
2854f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
2864f1d1b7dSMingkai Hu #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
2874f1d1b7dSMingkai Hu 
2884f1d1b7dSMingkai Hu /* I2C */
28900f792e0SHeiko Schocher #define CONFIG_SYS_I2C
29000f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
29100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
29200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
2932bd1aab0SShaohui Xie #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
29400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
29500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
2962bd1aab0SShaohui Xie #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
2974f1d1b7dSMingkai Hu 
2984f1d1b7dSMingkai Hu /*
2994f1d1b7dSMingkai Hu  * RapidIO
3004f1d1b7dSMingkai Hu  */
3014f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
3024f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3034f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
3044f1d1b7dSMingkai Hu #else
3054f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
3064f1d1b7dSMingkai Hu #endif
3074f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
3084f1d1b7dSMingkai Hu 
3094f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
3104f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3114f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
3124f1d1b7dSMingkai Hu #else
3134f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
3144f1d1b7dSMingkai Hu #endif
3154f1d1b7dSMingkai Hu #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
3164f1d1b7dSMingkai Hu 
3174f1d1b7dSMingkai Hu /*
318ff65f126SLiu Gang  * for slave u-boot IMAGE instored in master memory space,
319ff65f126SLiu Gang  * PHYS must be aligned based on the SIZE
320ff65f126SLiu Gang  */
321e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
322e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
323e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000	/* 1M */
324e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
325ff65f126SLiu Gang /*
326ff65f126SLiu Gang  * for slave UCODE and ENV instored in master memory space,
327ff65f126SLiu Gang  * PHYS must be aligned based on the SIZE
328ff65f126SLiu Gang  */
329e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
330b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
331b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
332ff65f126SLiu Gang 
333ff65f126SLiu Gang /* slave core release by master*/
334b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
335b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
336ff65f126SLiu Gang 
337ff65f126SLiu Gang /*
338461632bdSLiu Gang  * SRIO_PCIE_BOOT - SLAVE
339ff65f126SLiu Gang  */
340461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
341461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
342461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
343461632bdSLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
344ff65f126SLiu Gang #endif
345ff65f126SLiu Gang 
346ff65f126SLiu Gang /*
3474f1d1b7dSMingkai Hu  * eSPI - Enhanced SPI
3484f1d1b7dSMingkai Hu  */
3494f1d1b7dSMingkai Hu 
3504f1d1b7dSMingkai Hu /*
3514f1d1b7dSMingkai Hu  * General PCI
3524f1d1b7dSMingkai Hu  * Memory space is mapped 1-1, but I/O space must start from 0.
3534f1d1b7dSMingkai Hu  */
3544f1d1b7dSMingkai Hu 
3554f1d1b7dSMingkai Hu /* controller 1, direct to uli, tgtid 3, Base address 20000 */
3564f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
3574f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3584f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
3594f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
3604f1d1b7dSMingkai Hu #else
3614f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
3624f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
3634f1d1b7dSMingkai Hu #endif
3644f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
3654f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
3664f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
3674f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3684f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
3694f1d1b7dSMingkai Hu #else
3704f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
3714f1d1b7dSMingkai Hu #endif
3724f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
3734f1d1b7dSMingkai Hu 
3744f1d1b7dSMingkai Hu /* controller 2, Slot 2, tgtid 2, Base address 201000 */
3754f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
3764f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3774f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
3784f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
3794f1d1b7dSMingkai Hu #else
3804f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
3814f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
3824f1d1b7dSMingkai Hu #endif
3834f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
3844f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
3854f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
3864f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3874f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
3884f1d1b7dSMingkai Hu #else
3894f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
3904f1d1b7dSMingkai Hu #endif
3914f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
3924f1d1b7dSMingkai Hu 
3934f1d1b7dSMingkai Hu /* controller 3, Slot 1, tgtid 1, Base address 202000 */
3944f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
3954f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
3964f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
3974f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
3984f1d1b7dSMingkai Hu #else
3994f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
4004f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
4014f1d1b7dSMingkai Hu #endif
4024f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
4034f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
4044f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
4054f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4064f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
4074f1d1b7dSMingkai Hu #else
4084f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
4094f1d1b7dSMingkai Hu #endif
4104f1d1b7dSMingkai Hu #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
4114f1d1b7dSMingkai Hu 
4124f1d1b7dSMingkai Hu /* Qman/Bman */
4134f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_NUM_PORTALS	10
4144f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
4154f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4164f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
4174f1d1b7dSMingkai Hu #else
4184f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
4194f1d1b7dSMingkai Hu #endif
4204f1d1b7dSMingkai Hu #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
4213fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
4223fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
4233fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
4243fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
4253fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
4263fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
4273fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
4283fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
4294f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_NUM_PORTALS	10
4304f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
4314f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT
4324f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
4334f1d1b7dSMingkai Hu #else
4344f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
4354f1d1b7dSMingkai Hu #endif
4364f1d1b7dSMingkai Hu #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
4373fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
4383fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
4393fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
4403fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
4413fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
4423fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
4433fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
4443fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
4454f1d1b7dSMingkai Hu 
4464f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_FMAN
4474f1d1b7dSMingkai Hu #define CONFIG_SYS_DPAA_PME
4484f1d1b7dSMingkai Hu /* Default address of microcode for the Linux Fman driver */
4494f1d1b7dSMingkai Hu #if defined(CONFIG_SPIFLASH)
4504f1d1b7dSMingkai Hu /*
4514f1d1b7dSMingkai Hu  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
4524f1d1b7dSMingkai Hu  * env, so we got 0x110000.
4534f1d1b7dSMingkai Hu  */
454f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH
455dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
4564f1d1b7dSMingkai Hu #elif defined(CONFIG_SDCARD)
4574f1d1b7dSMingkai Hu /*
4584f1d1b7dSMingkai Hu  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
459e222b1f3SPrabhakar Kushwaha  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
460e222b1f3SPrabhakar Kushwaha  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
4614f1d1b7dSMingkai Hu  */
462f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
463dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1680)
4644f1d1b7dSMingkai Hu #elif defined(CONFIG_NAND)
465f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
466dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	(8 * CONFIG_SYS_NAND_BLOCK_SIZE)
467461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
468ff65f126SLiu Gang /*
469ff65f126SLiu Gang  * Slave has no ucode locally, it can fetch this from remote. When implementing
470ff65f126SLiu Gang  * in two corenet boards, slave's ucode could be stored in master's memory
471ff65f126SLiu Gang  * space, the address can be mapped from slave TLB->slave LAW->
472461632bdSLiu Gang  * slave SRIO or PCIE outbound window->master inbound window->
473461632bdSLiu Gang  * master LAW->the ucode address in master's memory space.
474ff65f126SLiu Gang  */
475ff65f126SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
476dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
4774f1d1b7dSMingkai Hu #else
478f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
479dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0xEFF00000
4804f1d1b7dSMingkai Hu #endif
481f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
482f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
4834f1d1b7dSMingkai Hu 
4844f1d1b7dSMingkai Hu #ifdef CONFIG_SYS_DPAA_FMAN
4854f1d1b7dSMingkai Hu #define CONFIG_FMAN_ENET
4860787ecc0SMingkai Hu #define CONFIG_PHYLIB_10G
4870787ecc0SMingkai Hu #define CONFIG_PHY_VITESSE
4880787ecc0SMingkai Hu #define CONFIG_PHY_TERANETICS
4894f1d1b7dSMingkai Hu #endif
4904f1d1b7dSMingkai Hu 
4914f1d1b7dSMingkai Hu #ifdef CONFIG_PCI
492842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
4934f1d1b7dSMingkai Hu 
4944f1d1b7dSMingkai Hu #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
4954f1d1b7dSMingkai Hu #endif	/* CONFIG_PCI */
4964f1d1b7dSMingkai Hu 
497aa7f281cSMingkai Hu /* SATA */
4989760b274SZang Roy-R61911 #define CONFIG_FSL_SATA_V2
4999760b274SZang Roy-R61911 
5009760b274SZang Roy-R61911 #ifdef CONFIG_FSL_SATA_V2
501aa7f281cSMingkai Hu #define CONFIG_SYS_SATA_MAX_DEVICE	2
502aa7f281cSMingkai Hu #define CONFIG_SATA1
503aa7f281cSMingkai Hu #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
504aa7f281cSMingkai Hu #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
505aa7f281cSMingkai Hu #define CONFIG_SATA2
506aa7f281cSMingkai Hu #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
507aa7f281cSMingkai Hu #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
508aa7f281cSMingkai Hu 
509aa7f281cSMingkai Hu #define CONFIG_LBA48
510aa7f281cSMingkai Hu #endif
511aa7f281cSMingkai Hu 
5124f1d1b7dSMingkai Hu #ifdef CONFIG_FMAN_ENET
5134f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x2
5144f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x3
5154f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x4
5164f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1
5174f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR	0x0
5184f1d1b7dSMingkai Hu 
5194f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR	0x1c
5204f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR	0x1d
5214f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR	0x1e
5224f1d1b7dSMingkai Hu #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR	0x1f
5234f1d1b7dSMingkai Hu 
5240787ecc0SMingkai Hu #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR	0
5250787ecc0SMingkai Hu 
5264f1d1b7dSMingkai Hu #define CONFIG_SYS_TBIPA_VALUE	8
5274f1d1b7dSMingkai Hu #define CONFIG_ETHPRIME		"FM1@DTSEC1"
5284f1d1b7dSMingkai Hu #endif
5294f1d1b7dSMingkai Hu 
5304f1d1b7dSMingkai Hu /*
5314f1d1b7dSMingkai Hu  * Environment
5324f1d1b7dSMingkai Hu  */
5334f1d1b7dSMingkai Hu #define CONFIG_LOADS_ECHO		/* echo on for serial download */
5344f1d1b7dSMingkai Hu #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
5354f1d1b7dSMingkai Hu 
5364f1d1b7dSMingkai Hu /*
5374f1d1b7dSMingkai Hu  * Command line configuration.
5384f1d1b7dSMingkai Hu  */
5394f1d1b7dSMingkai Hu 
5404f1d1b7dSMingkai Hu /*
5414f1d1b7dSMingkai Hu * USB
5424f1d1b7dSMingkai Hu */
5433d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB
5443d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB
5453d7506faSramneek mehresh 
5463d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
5474f1d1b7dSMingkai Hu #define CONFIG_USB_EHCI_FSL
5484f1d1b7dSMingkai Hu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
5493d7506faSramneek mehresh #endif
5503d7506faSramneek mehresh 
5514f1d1b7dSMingkai Hu #ifdef CONFIG_MMC
5524f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
5534f1d1b7dSMingkai Hu #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
5544f1d1b7dSMingkai Hu #endif
5554f1d1b7dSMingkai Hu 
5564f1d1b7dSMingkai Hu /*
5574f1d1b7dSMingkai Hu  * Miscellaneous configurable options
5584f1d1b7dSMingkai Hu  */
5594f1d1b7dSMingkai Hu #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
5604f1d1b7dSMingkai Hu 
5614f1d1b7dSMingkai Hu /*
5624f1d1b7dSMingkai Hu  * For booting Linux, the board info and command line data
5634f1d1b7dSMingkai Hu  * have to be in the first 64 MB of memory, since this is
5644f1d1b7dSMingkai Hu  * the maximum mapped by the Linux kernel during initialization.
5654f1d1b7dSMingkai Hu  */
5664f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux */
5674f1d1b7dSMingkai Hu #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
5684f1d1b7dSMingkai Hu 
5694f1d1b7dSMingkai Hu #ifdef CONFIG_CMD_KGDB
5704f1d1b7dSMingkai Hu #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
5714f1d1b7dSMingkai Hu #endif
5724f1d1b7dSMingkai Hu 
5734f1d1b7dSMingkai Hu /*
5744f1d1b7dSMingkai Hu  * Environment Configuration
5754f1d1b7dSMingkai Hu  */
5768b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
577b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
5784f1d1b7dSMingkai Hu #define CONFIG_UBOOTPATH	u-boot.bin
5794f1d1b7dSMingkai Hu 
5804f1d1b7dSMingkai Hu /* default location for tftp and bootm */
5814f1d1b7dSMingkai Hu #define CONFIG_LOADADDR		1000000
5824f1d1b7dSMingkai Hu 
5834f1d1b7dSMingkai Hu #define __USB_PHY_TYPE	utmi
5844f1d1b7dSMingkai Hu 
5854f1d1b7dSMingkai Hu #define	CONFIG_EXTRA_ENV_SETTINGS				\
5864f1d1b7dSMingkai Hu 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
5874f1d1b7dSMingkai Hu 	"bank_intlv=cs0_cs1\0"					\
5884f1d1b7dSMingkai Hu 	"netdev=eth0\0"						\
5895368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
5905368c55dSMarek Vasut 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"		\
5914f1d1b7dSMingkai Hu 	"tftpflash=tftpboot $loadaddr $uboot && "		\
5924f1d1b7dSMingkai Hu 	"protect off $ubootaddr +$filesize && "			\
5934f1d1b7dSMingkai Hu 	"erase $ubootaddr +$filesize && "			\
5944f1d1b7dSMingkai Hu 	"cp.b $loadaddr $ubootaddr $filesize && "		\
5954f1d1b7dSMingkai Hu 	"protect on $ubootaddr +$filesize && "			\
5964f1d1b7dSMingkai Hu 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
5974f1d1b7dSMingkai Hu 	"consoledev=ttyS0\0"					\
5985368c55dSMarek Vasut 	"usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"		\
5994f1d1b7dSMingkai Hu 	"usb_dr_mode=host\0"					\
6004f1d1b7dSMingkai Hu 	"ramdiskaddr=2000000\0"					\
6014f1d1b7dSMingkai Hu 	"ramdiskfile=p2041rdb/ramdisk.uboot\0"			\
602b24a4f62SScott Wood 	"fdtaddr=1e00000\0"					\
6034f1d1b7dSMingkai Hu 	"fdtfile=p2041rdb/p2041rdb.dtb\0"			\
6043246584dSKim Phillips 	"bdev=sda3\0"
6054f1d1b7dSMingkai Hu 
6064f1d1b7dSMingkai Hu #define CONFIG_HDBOOT					\
6074f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/$bdev rw "		\
6084f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
6094f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"			\
6104f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"			\
6114f1d1b7dSMingkai Hu 	"bootm $loadaddr - $fdtaddr"
6124f1d1b7dSMingkai Hu 
6134f1d1b7dSMingkai Hu #define CONFIG_NFSBOOTCOMMAND			\
6144f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/nfs rw "	\
6154f1d1b7dSMingkai Hu 	"nfsroot=$serverip:$rootpath "		\
6164f1d1b7dSMingkai Hu 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
6174f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
6184f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"		\
6194f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"		\
6204f1d1b7dSMingkai Hu 	"bootm $loadaddr - $fdtaddr"
6214f1d1b7dSMingkai Hu 
6224f1d1b7dSMingkai Hu #define CONFIG_RAMBOOTCOMMAND				\
6234f1d1b7dSMingkai Hu 	"setenv bootargs root=/dev/ram rw "		\
6244f1d1b7dSMingkai Hu 	"console=$consoledev,$baudrate $othbootargs;"	\
6254f1d1b7dSMingkai Hu 	"tftp $ramdiskaddr $ramdiskfile;"		\
6264f1d1b7dSMingkai Hu 	"tftp $loadaddr $bootfile;"			\
6274f1d1b7dSMingkai Hu 	"tftp $fdtaddr $fdtfile;"			\
6284f1d1b7dSMingkai Hu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
6294f1d1b7dSMingkai Hu 
6304f1d1b7dSMingkai Hu #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
6314f1d1b7dSMingkai Hu 
6324f1d1b7dSMingkai Hu #include <asm/fsl_secure_boot.h>
6334f1d1b7dSMingkai Hu 
6344f1d1b7dSMingkai Hu #endif	/* __CONFIG_H */
635