1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */ 257072338SChunhe Lan /* 357072338SChunhe Lan * Copyright 2013 Freescale Semiconductor, Inc. 457072338SChunhe Lan * 557072338SChunhe Lan * Authors: Roy Zang <tie-fei.zang@freescale.com> 657072338SChunhe Lan * Chunhe Lan <Chunhe.Lan@freescale.com> 757072338SChunhe Lan */ 857072338SChunhe Lan 957072338SChunhe Lan #ifndef __CONFIG_H 1057072338SChunhe Lan #define __CONFIG_H 1157072338SChunhe Lan 1257072338SChunhe Lan #ifndef CONFIG_SYS_MONITOR_BASE 1357072338SChunhe Lan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 1457072338SChunhe Lan #endif 1557072338SChunhe Lan 1657072338SChunhe Lan #ifndef CONFIG_RESET_VECTOR_ADDRESS 1757072338SChunhe Lan #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 1857072338SChunhe Lan #endif 1957072338SChunhe Lan 2057072338SChunhe Lan /* High Level Configuration Options */ 2157072338SChunhe Lan 2257072338SChunhe Lan #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ 23b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ 24b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */ 25b38eaec5SRobert P. J. Day #define CONFIG_PCIE3 /* PCIE controller 3 (slot 3) */ 2657072338SChunhe Lan #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 2757072338SChunhe Lan #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 2857072338SChunhe Lan #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 2957072338SChunhe Lan 3057072338SChunhe Lan #ifndef __ASSEMBLY__ 3157072338SChunhe Lan extern unsigned long get_clock_freq(void); 3257072338SChunhe Lan #endif 3357072338SChunhe Lan 3457072338SChunhe Lan #define CONFIG_SYS_CLK_FREQ 66666666 3557072338SChunhe Lan #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ 3657072338SChunhe Lan 3757072338SChunhe Lan /* 3857072338SChunhe Lan * These can be toggled for performance analysis, otherwise use default. 3957072338SChunhe Lan */ 4057072338SChunhe Lan #define CONFIG_L2_CACHE /* toggle L2 cache */ 4157072338SChunhe Lan #define CONFIG_BTB /* toggle branch predition */ 4257072338SChunhe Lan #define CONFIG_HWCONFIG 4357072338SChunhe Lan 4457072338SChunhe Lan #define CONFIG_ENABLE_36BIT_PHYS 4557072338SChunhe Lan 4657072338SChunhe Lan #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */ 4757072338SChunhe Lan #define CONFIG_SYS_MEMTEST_END 0x02000000 4857072338SChunhe Lan 4957072338SChunhe Lan /* Implement conversion of addresses in the LBC */ 5057072338SChunhe Lan #define CONFIG_SYS_LBC_LBCR 0x00000000 5157072338SChunhe Lan #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 5257072338SChunhe Lan 5357072338SChunhe Lan /* DDR Setup */ 5457072338SChunhe Lan #define CONFIG_VERY_BIG_RAM 5557072338SChunhe Lan #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 5657072338SChunhe Lan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 5757072338SChunhe Lan 5857072338SChunhe Lan #define CONFIG_DIMM_SLOTS_PER_CTLR 1 5957072338SChunhe Lan #define CONFIG_CHIP_SELECTS_PER_CTRL 1 6057072338SChunhe Lan 6157072338SChunhe Lan #define CONFIG_DDR_SPD 6257072338SChunhe Lan #define CONFIG_SYS_SDRAM_SIZE 512u /* DDR is 512M */ 6357072338SChunhe Lan #define CONFIG_SYS_SPD_BUS_NUM 0 6457072338SChunhe Lan #define SPD_EEPROM_ADDRESS 0x50 6557072338SChunhe Lan #define CONFIG_SYS_DDR_RAW_TIMING 6657072338SChunhe Lan 6757072338SChunhe Lan /* 6857072338SChunhe Lan * Memory map 6957072338SChunhe Lan * 7057072338SChunhe Lan * 0x0000_0000 0x1fff_ffff DDR 512M cacheable 7157072338SChunhe Lan * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 7257072338SChunhe Lan * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 7357072338SChunhe Lan * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 7457072338SChunhe Lan * 0xff00_0000 0xff3f_ffff DPAA_QBMAN 4M cacheable 7557072338SChunhe Lan * 0xff60_0000 0xff7f_ffff CCSR 2M non-cacheable 7657072338SChunhe Lan * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable TLB0 7757072338SChunhe Lan * 7857072338SChunhe Lan * Localbus non-cacheable 7957072338SChunhe Lan * 8057072338SChunhe Lan * 0xec00_0000 0xefff_ffff NOR flash 64M non-cacheable 8157072338SChunhe Lan * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable 8257072338SChunhe Lan */ 8357072338SChunhe Lan 8457072338SChunhe Lan /* 8557072338SChunhe Lan * Local Bus Definitions 8657072338SChunhe Lan */ 8757072338SChunhe Lan #define CONFIG_SYS_FLASH_BASE 0xec000000 /* start of FLASH 64M */ 8857072338SChunhe Lan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 8957072338SChunhe Lan 9057072338SChunhe Lan #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ 9157072338SChunhe Lan | BR_PS_16 | BR_V) 9257072338SChunhe Lan #define CONFIG_FLASH_OR_PRELIM 0xfc000ff7 9357072338SChunhe Lan 9457072338SChunhe Lan #define CONFIG_SYS_FLASH_EMPTY_INFO 9557072338SChunhe Lan #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 9657072338SChunhe Lan #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ 9757072338SChunhe Lan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 9857072338SChunhe Lan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 9957072338SChunhe Lan 10057072338SChunhe Lan #define CONFIG_SYS_INIT_RAM_LOCK 10157072338SChunhe Lan #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 10257072338SChunhe Lan #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* Size of used area in RAM */ 10357072338SChunhe Lan #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 10457072338SChunhe Lan GENERATED_GBL_DATA_SIZE) 10557072338SChunhe Lan #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 10657072338SChunhe Lan 1079307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) /* Reserve 512 kB for Mon */ 10857072338SChunhe Lan #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */ 10957072338SChunhe Lan 11057072338SChunhe Lan #define CONFIG_SYS_NAND_BASE 0xffa00000 11157072338SChunhe Lan #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 11257072338SChunhe Lan 11357072338SChunhe Lan #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 11457072338SChunhe Lan #define CONFIG_SYS_MAX_NAND_DEVICE 1 11557072338SChunhe Lan #define CONFIG_NAND_FSL_ELBC 11657072338SChunhe Lan #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 11757072338SChunhe Lan 11857072338SChunhe Lan /* NAND flash config */ 11957072338SChunhe Lan #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 12057072338SChunhe Lan | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 12157072338SChunhe Lan | BR_PS_8 /* Port Size = 8bit */ \ 12257072338SChunhe Lan | BR_MS_FCM /* MSEL = FCM */ \ 12357072338SChunhe Lan | BR_V) /* valid */ 12457072338SChunhe Lan #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_256KB /* length 256K */ \ 12557072338SChunhe Lan | OR_FCM_PGS \ 12657072338SChunhe Lan | OR_FCM_CSCT \ 12757072338SChunhe Lan | OR_FCM_CST \ 12857072338SChunhe Lan | OR_FCM_CHT \ 12957072338SChunhe Lan | OR_FCM_SCY_1 \ 13057072338SChunhe Lan | OR_FCM_TRLX \ 13157072338SChunhe Lan | OR_FCM_EHTR) 13257072338SChunhe Lan 13357072338SChunhe Lan #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 13457072338SChunhe Lan #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 13557072338SChunhe Lan #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM 13657072338SChunhe Lan #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 13757072338SChunhe Lan 13857072338SChunhe Lan /* Serial Port */ 13957072338SChunhe Lan #undef CONFIG_SERIAL_SOFTWARE_FIFO 14057072338SChunhe Lan #define CONFIG_SYS_NS16550_SERIAL 14157072338SChunhe Lan #define CONFIG_SYS_NS16550_REG_SIZE 1 14257072338SChunhe Lan #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 14357072338SChunhe Lan 14457072338SChunhe Lan #define CONFIG_SYS_BAUDRATE_TABLE \ 14557072338SChunhe Lan {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 14657072338SChunhe Lan 14757072338SChunhe Lan #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500) 14857072338SChunhe Lan #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600) 14957072338SChunhe Lan 15057072338SChunhe Lan /* I2C */ 15100f792e0SHeiko Schocher #define CONFIG_SYS_I2C 15200f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 15300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 15400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 15500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 15600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 15700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 15800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 15957072338SChunhe Lan 16057072338SChunhe Lan /* 16157072338SChunhe Lan * I2C2 EEPROM 16257072338SChunhe Lan */ 16357072338SChunhe Lan #define CONFIG_ID_EEPROM 16457072338SChunhe Lan #ifdef CONFIG_ID_EEPROM 16557072338SChunhe Lan #define CONFIG_SYS_I2C_EEPROM_NXID 16657072338SChunhe Lan #endif 16757072338SChunhe Lan #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 16857072338SChunhe Lan #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 16957072338SChunhe Lan #define CONFIG_SYS_EEPROM_BUS_NUM 0 17057072338SChunhe Lan 17157072338SChunhe Lan /* 17257072338SChunhe Lan * General PCI 17357072338SChunhe Lan * Memory space is mapped 1-1, but I/O space must start from 0. 17457072338SChunhe Lan */ 17557072338SChunhe Lan 17657072338SChunhe Lan /* controller 3, Slot 1, tgtid 3, Base address b000 */ 17757072338SChunhe Lan #define CONFIG_SYS_PCIE3_NAME "Slot 3" 17857072338SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000 17957072338SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000 18057072338SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000 18157072338SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 18257072338SChunhe Lan #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000 18357072338SChunhe Lan #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 18457072338SChunhe Lan #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000 18557072338SChunhe Lan #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 18657072338SChunhe Lan 18757072338SChunhe Lan /* controller 2, direct to uli, tgtid 2, Base address 9000 */ 18857072338SChunhe Lan #define CONFIG_SYS_PCIE2_NAME "Slot 2" 18957072338SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 19057072338SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 19157072338SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 19257072338SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 19357072338SChunhe Lan #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 19457072338SChunhe Lan #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 19557072338SChunhe Lan #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000 19657072338SChunhe Lan #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 19757072338SChunhe Lan 19857072338SChunhe Lan /* controller 1, Slot 2, tgtid 1, Base address a000 */ 19957072338SChunhe Lan #define CONFIG_SYS_PCIE1_NAME "Slot 1" 20057072338SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000 20157072338SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000 20257072338SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000 20357072338SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 20457072338SChunhe Lan #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000 20557072338SChunhe Lan #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 20657072338SChunhe Lan #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000 20757072338SChunhe Lan #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 20857072338SChunhe Lan 20957072338SChunhe Lan #if defined(CONFIG_PCI) 21057072338SChunhe Lan #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 21157072338SChunhe Lan #endif /* CONFIG_PCI */ 21257072338SChunhe Lan 21357072338SChunhe Lan /* 21457072338SChunhe Lan * Environment 21557072338SChunhe Lan */ 21657072338SChunhe Lan #define CONFIG_ENV_OVERWRITE 21757072338SChunhe Lan 21857072338SChunhe Lan #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 21957072338SChunhe Lan #define CONFIG_ENV_SIZE 0x2000 22057072338SChunhe Lan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 22157072338SChunhe Lan 22257072338SChunhe Lan #define CONFIG_LOADS_ECHO /* echo on for serial download */ 22357072338SChunhe Lan #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 22457072338SChunhe Lan 22557072338SChunhe Lan /* 22657072338SChunhe Lan * USB 22757072338SChunhe Lan */ 22857072338SChunhe Lan #define CONFIG_HAS_FSL_DR_USB 22957072338SChunhe Lan #ifdef CONFIG_HAS_FSL_DR_USB 2308850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD 23157072338SChunhe Lan #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 23257072338SChunhe Lan #define CONFIG_USB_EHCI_FSL 23357072338SChunhe Lan #endif 23457072338SChunhe Lan #endif 23557072338SChunhe Lan 23657072338SChunhe Lan /* 23757072338SChunhe Lan * Miscellaneous configurable options 23857072338SChunhe Lan */ 23957072338SChunhe Lan #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 24057072338SChunhe Lan 24157072338SChunhe Lan /* 24257072338SChunhe Lan * For booting Linux, the board info and command line data 24357072338SChunhe Lan * have to be in the first 64 MB of memory, since this is 24457072338SChunhe Lan * the maximum mapped by the Linux kernel during initialization. 24557072338SChunhe Lan */ 24657072338SChunhe Lan #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 24757072338SChunhe Lan #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 24857072338SChunhe Lan 24957072338SChunhe Lan /* 25057072338SChunhe Lan * Environment Configuration 25157072338SChunhe Lan */ 25257072338SChunhe Lan #define CONFIG_BOOTFILE "uImage" 25357072338SChunhe Lan #define CONFIG_UBOOTPATH (u-boot.bin) /* U-Boot image on TFTP server */ 25457072338SChunhe Lan 25557072338SChunhe Lan /* default location for tftp and bootm */ 25657072338SChunhe Lan #define CONFIG_LOADADDR 1000000 25757072338SChunhe Lan 25857072338SChunhe Lan /* Qman/Bman */ 25957072338SChunhe Lan #define CONFIG_SYS_QMAN_MEM_BASE 0xff000000 26057072338SChunhe Lan #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 26157072338SChunhe Lan #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 2623fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 2633fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 2643fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 2653fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 2663fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 2673fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 2683fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 2693fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 27057072338SChunhe Lan #define CONFIG_SYS_BMAN_MEM_BASE 0xff200000 27157072338SChunhe Lan #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 27257072338SChunhe Lan #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 2733fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 2743fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 2753fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 2763fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 2773fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 2783fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 2793fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 2803fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 28157072338SChunhe Lan 28257072338SChunhe Lan /* For FM */ 28357072338SChunhe Lan #define CONFIG_SYS_DPAA_FMAN 28457072338SChunhe Lan 28557072338SChunhe Lan #ifdef CONFIG_SYS_DPAA_FMAN 28657072338SChunhe Lan #define CONFIG_FMAN_ENET 28757072338SChunhe Lan #define CONFIG_PHY_ATHEROS 28857072338SChunhe Lan #endif 28957072338SChunhe Lan 29057072338SChunhe Lan /* Default address of microcode for the Linux Fman driver */ 29157072338SChunhe Lan /* QE microcode/firmware address */ 29257072338SChunhe Lan #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 293dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 29457072338SChunhe Lan #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 29557072338SChunhe Lan #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 29657072338SChunhe Lan 29757072338SChunhe Lan #ifdef CONFIG_FMAN_ENET 29857072338SChunhe Lan #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1 29957072338SChunhe Lan #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x2 30057072338SChunhe Lan 30157072338SChunhe Lan #define CONFIG_SYS_TBIPA_VALUE 8 30257072338SChunhe Lan #define CONFIG_ETHPRIME "FM1@DTSEC1" 30357072338SChunhe Lan #endif 30457072338SChunhe Lan 30557072338SChunhe Lan #define CONFIG_EXTRA_ENV_SETTINGS \ 3065eabbae0SChunhe Lan "netdev=eth0\0" \ 3075eabbae0SChunhe Lan "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 3085eabbae0SChunhe Lan "loadaddr=1000000\0" \ 3095eabbae0SChunhe Lan "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 3105eabbae0SChunhe Lan "tftpflash=tftpboot $loadaddr $uboot; " \ 3115eabbae0SChunhe Lan "protect off $ubootaddr +$filesize; " \ 3125eabbae0SChunhe Lan "erase $ubootaddr +$filesize; " \ 3135eabbae0SChunhe Lan "cp.b $loadaddr $ubootaddr $filesize; " \ 3145eabbae0SChunhe Lan "protect on $ubootaddr +$filesize; " \ 3155eabbae0SChunhe Lan "cmp.b $loadaddr $ubootaddr $filesize\0" \ 3165eabbae0SChunhe Lan "consoledev=ttyS0\0" \ 3175eabbae0SChunhe Lan "ramdiskaddr=2000000\0" \ 3185eabbae0SChunhe Lan "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 319b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 3205eabbae0SChunhe Lan "fdtfile=p1023rdb.dtb\0" \ 3215eabbae0SChunhe Lan "othbootargs=ramdisk_size=600000\0" \ 3225eabbae0SChunhe Lan "bdev=sda1\0" \ 32357072338SChunhe Lan "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" 32457072338SChunhe Lan 3255eabbae0SChunhe Lan #define CONFIG_HDBOOT \ 3265eabbae0SChunhe Lan "setenv bootargs root=/dev/$bdev rw " \ 3275eabbae0SChunhe Lan "console=$consoledev,$baudrate $othbootargs;" \ 3285eabbae0SChunhe Lan "tftp $loadaddr $bootfile;" \ 3295eabbae0SChunhe Lan "tftp $fdtaddr $fdtfile;" \ 3305eabbae0SChunhe Lan "bootm $loadaddr - $fdtaddr" 3315eabbae0SChunhe Lan 3325eabbae0SChunhe Lan #define CONFIG_NFSBOOTCOMMAND \ 3335eabbae0SChunhe Lan "setenv bootargs root=/dev/nfs rw " \ 3345eabbae0SChunhe Lan "nfsroot=$serverip:$rootpath " \ 3355eabbae0SChunhe Lan "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 3365eabbae0SChunhe Lan "console=$consoledev,$baudrate $othbootargs;" \ 3375eabbae0SChunhe Lan "tftp $loadaddr $bootfile;" \ 3385eabbae0SChunhe Lan "tftp $fdtaddr $fdtfile;" \ 3395eabbae0SChunhe Lan "bootm $loadaddr - $fdtaddr" 3405eabbae0SChunhe Lan 3415eabbae0SChunhe Lan #define CONFIG_RAMBOOTCOMMAND \ 3425eabbae0SChunhe Lan "setenv bootargs root=/dev/ram rw " \ 3435eabbae0SChunhe Lan "console=$consoledev,$baudrate $othbootargs;" \ 3445eabbae0SChunhe Lan "tftp $ramdiskaddr $ramdiskfile;" \ 3455eabbae0SChunhe Lan "tftp $loadaddr $bootfile;" \ 3465eabbae0SChunhe Lan "tftp $fdtaddr $fdtfile;" \ 3475eabbae0SChunhe Lan "bootm $loadaddr $ramdiskaddr $fdtaddr" 3485eabbae0SChunhe Lan 3495eabbae0SChunhe Lan #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 3505eabbae0SChunhe Lan 35157072338SChunhe Lan #endif /* __CONFIG_H */ 352