xref: /openbmc/u-boot/include/configs/P1010RDB.h (revision 66c433ed4342e5761ee9b048c85fe47d31130b2e)
183d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
249249e13SPoonam Aggrwal /*
349249e13SPoonam Aggrwal  * Copyright 2010-2011 Freescale Semiconductor, Inc.
449249e13SPoonam Aggrwal  */
549249e13SPoonam Aggrwal 
649249e13SPoonam Aggrwal /*
749249e13SPoonam Aggrwal  * P010 RDB board configuration file
849249e13SPoonam Aggrwal  */
949249e13SPoonam Aggrwal 
1049249e13SPoonam Aggrwal #ifndef __CONFIG_H
1149249e13SPoonam Aggrwal #define __CONFIG_H
1249249e13SPoonam Aggrwal 
1374fa22edSPrabhakar Kushwaha #include <asm/config_mpc85xx.h>
14d793e5a8SDipen Dudhat #define CONFIG_NAND_FSL_IFC
1549249e13SPoonam Aggrwal 
1649249e13SPoonam Aggrwal #ifdef CONFIG_SDCARD
17c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
18c9e1f588SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
19c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xD0001000
20c9e1f588SYing Zhang #define CONFIG_SPL_PAD_TO		0x18000
21c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE		(96 * 1024)
22c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_SIZE	(512 << 10)
23c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST	(0x11000000)
24c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START	(0x11000000)
25c9e1f588SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS	(96 << 10)
26c9e1f588SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
27c9e1f588SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
28c9e1f588SYing Zhang #define CONFIG_SPL_MMC_BOOT
29c9e1f588SYing Zhang #ifdef CONFIG_SPL_BUILD
30c9e1f588SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
31c9e1f588SYing Zhang #endif
3249249e13SPoonam Aggrwal #endif
3349249e13SPoonam Aggrwal 
3449249e13SPoonam Aggrwal #ifdef CONFIG_SPIFLASH
35c9e1f588SYing Zhang #ifdef CONFIG_SECURE_BOOT
3649249e13SPoonam Aggrwal #define CONFIG_RAMBOOT_SPIFLASH
3784e0fb40SRuchika Gupta #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
38c9e1f588SYing Zhang #else
39c9e1f588SYing Zhang #define CONFIG_SPL_SPI_FLASH_MINIMAL
40c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
41c9e1f588SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
42c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE			0xD0001000
43c9e1f588SYing Zhang #define CONFIG_SPL_PAD_TO			0x18000
44c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE			(96 * 1024)
45c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(512 << 10)
46c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x11000000)
47c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x11000000)
48c9e1f588SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(96 << 10)
49c9e1f588SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
50c9e1f588SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
51c9e1f588SYing Zhang #define CONFIG_SPL_SPI_BOOT
52c9e1f588SYing Zhang #ifdef CONFIG_SPL_BUILD
53c9e1f588SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
54c9e1f588SYing Zhang #endif
55c9e1f588SYing Zhang #endif
5649249e13SPoonam Aggrwal #endif
5749249e13SPoonam Aggrwal 
580fa934d2SPrabhakar Kushwaha #ifdef CONFIG_NAND
59c9e1f588SYing Zhang #ifdef CONFIG_SECURE_BOOT
600fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_INIT_MINIMAL
61fbe76ae4SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT
620fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE
630fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
640fa934d2SPrabhakar Kushwaha 
650fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE		0xFFFFE000
660fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE		8192
670fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_TEXT_BASE	0x00100000
680fa934d2SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK		0x00100000
69e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	((768 << 10) - 0x2000)
700fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_DST	(0x00200000 - CONFIG_SPL_MAX_SIZE)
710fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
720fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS	0
730fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
74c9e1f588SYing Zhang #else
75c9e1f588SYing Zhang #ifdef CONFIG_TPL_BUILD
76c9e1f588SYing Zhang #define CONFIG_SPL_NAND_BOOT
77c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
78c9e1f588SYing Zhang #define CONFIG_SPL_NAND_INIT
79c9e1f588SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
80c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 << 10)
81*a6d6812aSTom Rini #define CONFIG_TPL_TEXT_BASE		0xD0001000
82c9e1f588SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
83c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(576 << 10)
84c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
85c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
86c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
87c9e1f588SYing Zhang #elif defined(CONFIG_SPL_BUILD)
88c9e1f588SYing Zhang #define CONFIG_SPL_INIT_MINIMAL
89c9e1f588SYing Zhang #define CONFIG_SPL_NAND_MINIMAL
90c9e1f588SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
91c9e1f588SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xff800000
92c9e1f588SYing Zhang #define CONFIG_SPL_MAX_SIZE		8192
93c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
94c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	0xD0000000
95c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	0xD0000000
96c9e1f588SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
97d793e5a8SDipen Dudhat #endif
98c9e1f588SYing Zhang #define CONFIG_SPL_PAD_TO	0x20000
99c9e1f588SYing Zhang #define CONFIG_TPL_PAD_TO	0x20000
100c9e1f588SYing Zhang #define CONFIG_SPL_TARGET	"u-boot-with-spl.bin"
101c9e1f588SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
102c9e1f588SYing Zhang #endif
103c9e1f588SYing Zhang #endif
1042f439e80SRuchika Gupta 
1052f439e80SRuchika Gupta #ifdef CONFIG_NAND_SECBOOT	/* NAND Boot */
1062f439e80SRuchika Gupta #define CONFIG_RAMBOOT_NAND
107e222b1f3SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
1082f439e80SRuchika Gupta #endif
1092f439e80SRuchika Gupta 
11049249e13SPoonam Aggrwal #ifndef CONFIG_RESET_VECTOR_ADDRESS
11149249e13SPoonam Aggrwal #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
11249249e13SPoonam Aggrwal #endif
11349249e13SPoonam Aggrwal 
114*a6d6812aSTom Rini #ifdef CONFIG_TPL_BUILD
115*a6d6812aSTom Rini #define CONFIG_SYS_MONITOR_BASE	CONFIG_TPL_TEXT_BASE
116*a6d6812aSTom Rini #elif defined(CONFIG_SPL_BUILD)
1170fa934d2SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
1180fa934d2SPrabhakar Kushwaha #else
11949249e13SPoonam Aggrwal #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
12049249e13SPoonam Aggrwal #endif
12149249e13SPoonam Aggrwal 
12249249e13SPoonam Aggrwal /* High Level Configuration Options */
12349249e13SPoonam Aggrwal #define CONFIG_SYS_HAS_SERDES		/* common SERDES init code */
12449249e13SPoonam Aggrwal 
12549249e13SPoonam Aggrwal #if defined(CONFIG_PCI)
126b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 (slot 1) */
127b38eaec5SRobert P. J. Day #define CONFIG_PCIE2			/* PCIE controller 2 (slot 2) */
12849249e13SPoonam Aggrwal #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
129842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
13049249e13SPoonam Aggrwal #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
13149249e13SPoonam Aggrwal #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
13249249e13SPoonam Aggrwal 
13349249e13SPoonam Aggrwal /*
13449249e13SPoonam Aggrwal  * PCI Windows
13549249e13SPoonam Aggrwal  * Memory space is mapped 1-1, but I/O space must start from 0.
13649249e13SPoonam Aggrwal  */
13749249e13SPoonam Aggrwal /* controller 1, Slot 1, tgtid 1, Base address a000 */
13849249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_NAME		"mini PCIe Slot"
13949249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
14049249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
14149249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
14249249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
14349249e13SPoonam Aggrwal #else
14449249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
14549249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
14649249e13SPoonam Aggrwal #endif
14749249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
14849249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
14949249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
15049249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
15149249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
15249249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc00000ull
15349249e13SPoonam Aggrwal #else
15449249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc00000
15549249e13SPoonam Aggrwal #endif
15649249e13SPoonam Aggrwal 
15749249e13SPoonam Aggrwal /* controller 2, Slot 2, tgtid 2, Base address 9000 */
1587601686cSYork Sun #if defined(CONFIG_TARGET_P1010RDB_PA)
15949249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_NAME		"PCIe Slot"
1607601686cSYork Sun #elif defined(CONFIG_TARGET_P1010RDB_PB)
161e512c50bSShengzhou Liu #define CONFIG_SYS_PCIE2_NAME		"mini PCIe Slot"
162e512c50bSShengzhou Liu #endif
16349249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
16449249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
16549249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_BUS	0xc0000000
16649249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
16749249e13SPoonam Aggrwal #else
16849249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
16949249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
17049249e13SPoonam Aggrwal #endif
17149249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
17249249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
17349249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
17449249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
17549249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
17649249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
17749249e13SPoonam Aggrwal #else
17849249e13SPoonam Aggrwal #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
17949249e13SPoonam Aggrwal #endif
18049249e13SPoonam Aggrwal 
18149249e13SPoonam Aggrwal #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
18249249e13SPoonam Aggrwal #endif
18349249e13SPoonam Aggrwal 
18449249e13SPoonam Aggrwal #define CONFIG_ENV_OVERWRITE
18549249e13SPoonam Aggrwal 
18649249e13SPoonam Aggrwal #define CONFIG_DDR_CLK_FREQ	66666666 /* DDRCLK on P1010 RDB */
18749249e13SPoonam Aggrwal #define CONFIG_SYS_CLK_FREQ	66666666 /* SYSCLK for P1010 RDB */
18849249e13SPoonam Aggrwal 
18949249e13SPoonam Aggrwal #define CONFIG_HWCONFIG
19049249e13SPoonam Aggrwal /*
19149249e13SPoonam Aggrwal  * These can be toggled for performance analysis, otherwise use default.
19249249e13SPoonam Aggrwal  */
19349249e13SPoonam Aggrwal #define CONFIG_L2_CACHE			/* toggle L2 cache */
19449249e13SPoonam Aggrwal #define CONFIG_BTB			/* toggle branch predition */
19549249e13SPoonam Aggrwal 
19649249e13SPoonam Aggrwal 
19749249e13SPoonam Aggrwal #define CONFIG_ENABLE_36BIT_PHYS
19849249e13SPoonam Aggrwal 
19949249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
20049249e13SPoonam Aggrwal #define CONFIG_ADDR_MAP			1
20149249e13SPoonam Aggrwal #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
20249249e13SPoonam Aggrwal #endif
20349249e13SPoonam Aggrwal 
204c3cc02afSZhao Qiang #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
20549249e13SPoonam Aggrwal #define CONFIG_SYS_MEMTEST_END		0x1fffffff
20649249e13SPoonam Aggrwal 
20749249e13SPoonam Aggrwal /* DDR Setup */
2081ba62f10SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING
20949249e13SPoonam Aggrwal #define CONFIG_DDR_SPD
21049249e13SPoonam Aggrwal #define CONFIG_SYS_SPD_BUS_NUM		1
21149249e13SPoonam Aggrwal #define SPD_EEPROM_ADDRESS		0x52
21249249e13SPoonam Aggrwal 
21349249e13SPoonam Aggrwal #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
21449249e13SPoonam Aggrwal 
21549249e13SPoonam Aggrwal #ifndef __ASSEMBLY__
21649249e13SPoonam Aggrwal extern unsigned long get_sdram_size(void);
21749249e13SPoonam Aggrwal #endif
21849249e13SPoonam Aggrwal #define CONFIG_SYS_SDRAM_SIZE		get_sdram_size() /* DDR size */
21949249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
22049249e13SPoonam Aggrwal #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
22149249e13SPoonam Aggrwal 
22249249e13SPoonam Aggrwal #define CONFIG_DIMM_SLOTS_PER_CTLR	1
22349249e13SPoonam Aggrwal #define CONFIG_CHIP_SELECTS_PER_CTRL	1
22449249e13SPoonam Aggrwal 
22549249e13SPoonam Aggrwal /* DDR3 Controller Settings */
22649249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003f
22749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014302
22849249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CS0_CONFIG_2	0x00000000
22949249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
23049249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INIT_ADDR	0x00000000
23149249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INIT_EXT_ADDR	0x00000000
23249249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_CONTROL	0x00000000
23349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
23449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_SR_CNTR		0x00000000
23549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_RCW_1		0x00000000
23649249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_RCW_2		0x00000000
237e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_CONTROL		0xc70c0008      /* Type = DDR3  */
238e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_CONTROL_2	0x24401000
23949249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_4		0x00000001
24049249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_5		0x03402400
24149249e13SPoonam Aggrwal 
242e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_TIMING_3_800	0x00030000
243e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_TIMING_0_800	0x00110104
244e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_TIMING_1_800	0x6f6b8644
24549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_2_800	0x0FA888CF
24649249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CLK_CTRL_800	0x03000000
247e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_MODE_1_800	0x00441420
248e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_MODE_2_800	0x00000000
24949249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INTERVAL_800	0x0C300100
250e512c50bSShengzhou Liu #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
25149249e13SPoonam Aggrwal 
25249249e13SPoonam Aggrwal /* settings for DDR3 at 667MT/s */
25349249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_3_667		0x00010000
25449249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_0_667		0x00110004
25549249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_1_667		0x5d59e544
25649249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_TIMING_2_667		0x0FA890CD
25749249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_CLK_CTRL_667		0x03000000
25849249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_1_667		0x00441210
25949249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_MODE_2_667		0x00000000
26049249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_INTERVAL_667		0x0a280000
26149249e13SPoonam Aggrwal #define CONFIG_SYS_DDR_WRLVL_CONTROL_667	0x8675F608
26249249e13SPoonam Aggrwal 
26349249e13SPoonam Aggrwal #define CONFIG_SYS_CCSRBAR			0xffe00000
26449249e13SPoonam Aggrwal #define CONFIG_SYS_CCSRBAR_PHYS_LOW		CONFIG_SYS_CCSRBAR
26549249e13SPoonam Aggrwal 
266d793e5a8SDipen Dudhat /* Don't relocate CCSRBAR while in NAND_SPL */
2670fa934d2SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
268d793e5a8SDipen Dudhat #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
269d793e5a8SDipen Dudhat #endif
270d793e5a8SDipen Dudhat 
27149249e13SPoonam Aggrwal /*
27249249e13SPoonam Aggrwal  * Memory map
27349249e13SPoonam Aggrwal  *
27449249e13SPoonam Aggrwal  * 0x0000_0000	0x3fff_ffff	DDR			1G cacheable
27549249e13SPoonam Aggrwal  * 0x8000_0000  0xbfff_ffff	PCI Express Mem		1.5G non-cacheable
27649249e13SPoonam Aggrwal  * 0xffc0_0000  0xffc3_ffff	PCI IO range		256k non-cacheable
27749249e13SPoonam Aggrwal  *
27849249e13SPoonam Aggrwal  * Localbus non-cacheable
27949249e13SPoonam Aggrwal  * 0xff80_0000	0xff8f_ffff	NAND Flash		1M non-cacheable
28049249e13SPoonam Aggrwal  * 0xffb0_0000	0xffbf_ffff	Board CPLD		1M non-cacheable
28149249e13SPoonam Aggrwal  * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
28249249e13SPoonam Aggrwal  * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
28349249e13SPoonam Aggrwal  */
28449249e13SPoonam Aggrwal 
28549249e13SPoonam Aggrwal /*
28649249e13SPoonam Aggrwal  * IFC Definitions
28749249e13SPoonam Aggrwal  */
28849249e13SPoonam Aggrwal /* NOR Flash on IFC */
2890fa934d2SPrabhakar Kushwaha 
29049249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE		0xee000000
29149249e13SPoonam Aggrwal #define CONFIG_SYS_MAX_FLASH_SECT	256	/* 32M */
29249249e13SPoonam Aggrwal 
29349249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
29449249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
29549249e13SPoonam Aggrwal #else
29649249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
29749249e13SPoonam Aggrwal #endif
29849249e13SPoonam Aggrwal 
29949249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
30049249e13SPoonam Aggrwal 				CSPR_PORT_SIZE_16 | \
30149249e13SPoonam Aggrwal 				CSPR_MSEL_NOR | \
30249249e13SPoonam Aggrwal 				CSPR_V)
30349249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(32*1024*1024)
30449249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(7)
30549249e13SPoonam Aggrwal /* NOR Flash Timing Params */
30649249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM0	FTIM0_NOR_TACSE(0x4) | \
30749249e13SPoonam Aggrwal 				FTIM0_NOR_TEADC(0x5) | \
30849249e13SPoonam Aggrwal 				FTIM0_NOR_TEAHC(0x5)
30949249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM1	FTIM1_NOR_TACO(0x1e) | \
31049249e13SPoonam Aggrwal 				FTIM1_NOR_TRAD_NOR(0x0f)
31149249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM2	FTIM2_NOR_TCS(0x4) | \
31249249e13SPoonam Aggrwal 				FTIM2_NOR_TCH(0x4) | \
31349249e13SPoonam Aggrwal 				FTIM2_NOR_TWP(0x1c)
31449249e13SPoonam Aggrwal #define CONFIG_SYS_NOR_FTIM3	0x0
31549249e13SPoonam Aggrwal 
31649249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
31749249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_QUIET_TEST
31849249e13SPoonam Aggrwal #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
31949249e13SPoonam Aggrwal #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
32049249e13SPoonam Aggrwal 
32149249e13SPoonam Aggrwal #undef CONFIG_SYS_FLASH_CHECKSUM
32249249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
32349249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
32449249e13SPoonam Aggrwal 
32549249e13SPoonam Aggrwal /* CFI for NOR Flash */
32649249e13SPoonam Aggrwal #define CONFIG_SYS_FLASH_EMPTY_INFO
32749249e13SPoonam Aggrwal 
32849249e13SPoonam Aggrwal /* NAND Flash on IFC */
32949249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE		0xff800000
33049249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
33149249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
33249249e13SPoonam Aggrwal #else
33349249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
33449249e13SPoonam Aggrwal #endif
33549249e13SPoonam Aggrwal 
336ac688078SZhao Qiang #define CONFIG_MTD_PARTITION
337ac688078SZhao Qiang 
33849249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
33949249e13SPoonam Aggrwal 				| CSPR_PORT_SIZE_8	\
34049249e13SPoonam Aggrwal 				| CSPR_MSEL_NAND	\
34149249e13SPoonam Aggrwal 				| CSPR_V)
34249249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
343e512c50bSShengzhou Liu 
3447601686cSYork Sun #if defined(CONFIG_TARGET_P1010RDB_PA)
34549249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
34649249e13SPoonam Aggrwal 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
34749249e13SPoonam Aggrwal 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */ \
34849249e13SPoonam Aggrwal 				| CSOR_NAND_RAL_2	/* RAL = 2 Bytes */ \
34949249e13SPoonam Aggrwal 				| CSOR_NAND_PGS_512	/* Page Size = 512b */ \
35049249e13SPoonam Aggrwal 				| CSOR_NAND_SPRZ_16	/* Spare size = 16 */ \
35149249e13SPoonam Aggrwal 				| CSOR_NAND_PB(32))	/* 32 Pages Per Block */
352e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE	(16 * 1024)
353e512c50bSShengzhou Liu 
3547601686cSYork Sun #elif defined(CONFIG_TARGET_P1010RDB_PB)
355e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION
356e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_CSOR   (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
357e512c50bSShengzhou Liu 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
358e512c50bSShengzhou Liu 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
359e512c50bSShengzhou Liu 				| CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
360e512c50bSShengzhou Liu 				| CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
361e512c50bSShengzhou Liu 				| CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
362e512c50bSShengzhou Liu 				| CSOR_NAND_PB(128))  /*Pages Per Block = 128 */
363e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE     (512 * 1024)
364e512c50bSShengzhou Liu #endif
36549249e13SPoonam Aggrwal 
366d793e5a8SDipen Dudhat #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
367d793e5a8SDipen Dudhat #define CONFIG_SYS_MAX_NAND_DEVICE	1
368d793e5a8SDipen Dudhat 
3697601686cSYork Sun #if defined(CONFIG_TARGET_P1010RDB_PA)
37049249e13SPoonam Aggrwal /* NAND Flash Timing Params */
37149249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM0		FTIM0_NAND_TCCST(0x01) | \
37249249e13SPoonam Aggrwal 					FTIM0_NAND_TWP(0x0C)   | \
37349249e13SPoonam Aggrwal 					FTIM0_NAND_TWCHT(0x04) | \
37449249e13SPoonam Aggrwal 					FTIM0_NAND_TWH(0x05)
37549249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM1		FTIM1_NAND_TADLE(0x1d) | \
37649249e13SPoonam Aggrwal 					FTIM1_NAND_TWBE(0x1d)  | \
37749249e13SPoonam Aggrwal 					FTIM1_NAND_TRR(0x07)   | \
37849249e13SPoonam Aggrwal 					FTIM1_NAND_TRP(0x0c)
37949249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM2		FTIM2_NAND_TRAD(0x0c) | \
38049249e13SPoonam Aggrwal 					FTIM2_NAND_TREH(0x05) | \
38149249e13SPoonam Aggrwal 					FTIM2_NAND_TWHRE(0x0f)
38249249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_FTIM3		FTIM3_NAND_TWW(0x04)
38349249e13SPoonam Aggrwal 
3847601686cSYork Sun #elif defined(CONFIG_TARGET_P1010RDB_PB)
385e512c50bSShengzhou Liu /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
386e512c50bSShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */
387e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM0  (FTIM0_NAND_TCCST(0x07)| \
388e512c50bSShengzhou Liu 					FTIM0_NAND_TWP(0x18)   | \
389e512c50bSShengzhou Liu 					FTIM0_NAND_TWCHT(0x07) | \
390e512c50bSShengzhou Liu 					FTIM0_NAND_TWH(0x0a))
391e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM1  (FTIM1_NAND_TADLE(0x32)| \
392e512c50bSShengzhou Liu 					FTIM1_NAND_TWBE(0x39)  | \
393e512c50bSShengzhou Liu 					FTIM1_NAND_TRR(0x0e)   | \
394e512c50bSShengzhou Liu 					FTIM1_NAND_TRP(0x18))
395e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM2  (FTIM2_NAND_TRAD(0x0f) | \
396e512c50bSShengzhou Liu 					FTIM2_NAND_TREH(0x0a)  | \
397e512c50bSShengzhou Liu 					FTIM2_NAND_TWHRE(0x1e))
398e512c50bSShengzhou Liu #define CONFIG_SYS_NAND_FTIM3	0x0
399e512c50bSShengzhou Liu #endif
400e512c50bSShengzhou Liu 
40149249e13SPoonam Aggrwal #define CONFIG_SYS_NAND_DDR_LAW		11
40249249e13SPoonam Aggrwal 
40349249e13SPoonam Aggrwal /* Set up IFC registers for boot location NOR/NAND */
4040fa934d2SPrabhakar Kushwaha #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
405d793e5a8SDipen Dudhat #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
406d793e5a8SDipen Dudhat #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
407d793e5a8SDipen Dudhat #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
408d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
409d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
410d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
411d793e5a8SDipen Dudhat #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
412d793e5a8SDipen Dudhat #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR_CSPR
413d793e5a8SDipen Dudhat #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
414d793e5a8SDipen Dudhat #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
415d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
416d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
417d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
418d793e5a8SDipen Dudhat #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
419d793e5a8SDipen Dudhat #else
42049249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
42149249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
42249249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
42349249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
42449249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
42549249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
42649249e13SPoonam Aggrwal #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
42749249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
42849249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
42949249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
43049249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
43149249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
43249249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
43349249e13SPoonam Aggrwal #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
434d793e5a8SDipen Dudhat #endif
435d793e5a8SDipen Dudhat 
43649249e13SPoonam Aggrwal /* CPLD on IFC */
43749249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE		0xffb00000
43849249e13SPoonam Aggrwal 
43949249e13SPoonam Aggrwal #ifdef CONFIG_PHYS_64BIT
44049249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE_PHYS	0xfffb00000ull
44149249e13SPoonam Aggrwal #else
44249249e13SPoonam Aggrwal #define CONFIG_SYS_CPLD_BASE_PHYS	CONFIG_SYS_CPLD_BASE
44349249e13SPoonam Aggrwal #endif
44449249e13SPoonam Aggrwal 
44549249e13SPoonam Aggrwal #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
44649249e13SPoonam Aggrwal 				| CSPR_PORT_SIZE_8 \
44749249e13SPoonam Aggrwal 				| CSPR_MSEL_GPCM \
44849249e13SPoonam Aggrwal 				| CSPR_V)
44949249e13SPoonam Aggrwal #define CONFIG_SYS_AMASK3		IFC_AMASK(64*1024)
45049249e13SPoonam Aggrwal #define CONFIG_SYS_CSOR3		0x0
45149249e13SPoonam Aggrwal /* CPLD Timing parameters for IFC CS3 */
45249249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
45349249e13SPoonam Aggrwal 					FTIM0_GPCM_TEADC(0x0e) | \
45449249e13SPoonam Aggrwal 					FTIM0_GPCM_TEAHC(0x0e))
45549249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
45649249e13SPoonam Aggrwal 					FTIM1_GPCM_TRAD(0x1f))
45749249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
458de519163SShaohui Xie 					FTIM2_GPCM_TCH(0x8) | \
45949249e13SPoonam Aggrwal 					FTIM2_GPCM_TWP(0x1f))
46049249e13SPoonam Aggrwal #define CONFIG_SYS_CS3_FTIM3		0x0
46149249e13SPoonam Aggrwal 
46276c9aaf5SAneesh Bansal #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
46376c9aaf5SAneesh Bansal 	defined(CONFIG_RAMBOOT_NAND)
46449249e13SPoonam Aggrwal #define CONFIG_SYS_RAMBOOT
46549249e13SPoonam Aggrwal #else
46649249e13SPoonam Aggrwal #undef CONFIG_SYS_RAMBOOT
46749249e13SPoonam Aggrwal #endif
46849249e13SPoonam Aggrwal 
46974fa22edSPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
47050c76367SAneesh Bansal #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
47174fa22edSPrabhakar Kushwaha #define CONFIG_A003399_NOR_WORKAROUND
47274fa22edSPrabhakar Kushwaha #endif
47374fa22edSPrabhakar Kushwaha #endif
47474fa22edSPrabhakar Kushwaha 
47549249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_RAM_LOCK
47649249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* stack in RAM */
477b39d1213SYork Sun #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000 /* End of used area in RAM */
47849249e13SPoonam Aggrwal 
479b39d1213SYork Sun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE \
48049249e13SPoonam Aggrwal 						- GENERATED_GBL_DATA_SIZE)
48149249e13SPoonam Aggrwal #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
48249249e13SPoonam Aggrwal 
4839307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
48449249e13SPoonam Aggrwal #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc*/
48549249e13SPoonam Aggrwal 
486c9e1f588SYing Zhang /*
487c9e1f588SYing Zhang  * Config the L2 Cache as L2 SRAM
488c9e1f588SYing Zhang  */
489c9e1f588SYing Zhang #if defined(CONFIG_SPL_BUILD)
490c9e1f588SYing Zhang #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
491c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xD0000000
492c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
493c9e1f588SYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
494c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
495c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xD0001000
496c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
497c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
498c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(128 << 10)
499c9e1f588SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
500c9e1f588SYing Zhang #elif defined(CONFIG_NAND)
501c9e1f588SYing Zhang #ifdef CONFIG_TPL_BUILD
502c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xD0000000
503c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
504c9e1f588SYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
505c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
506c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xD0001000
507c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
508c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
509c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
510c9e1f588SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
511c9e1f588SYing Zhang #else
512c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xD0000000
513c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
514c9e1f588SYing Zhang #define CONFIG_SYS_L2_SIZE		(256 << 10)
515c9e1f588SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
516c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x3000)
517c9e1f588SYing Zhang #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
518c9e1f588SYing Zhang #endif
519c9e1f588SYing Zhang #endif
520c9e1f588SYing Zhang #endif
521c9e1f588SYing Zhang 
52249249e13SPoonam Aggrwal /* Serial Port */
52349249e13SPoonam Aggrwal #undef	CONFIG_SERIAL_SOFTWARE_FIFO
52449249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_SERIAL
52549249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_REG_SIZE	1
52649249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
527c9e1f588SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
528d793e5a8SDipen Dudhat #define CONFIG_NS16550_MIN_FUNCTIONS
529d793e5a8SDipen Dudhat #endif
53049249e13SPoonam Aggrwal 
53149249e13SPoonam Aggrwal #define CONFIG_SYS_BAUDRATE_TABLE	\
53249249e13SPoonam Aggrwal 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
53349249e13SPoonam Aggrwal 
53449249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
53549249e13SPoonam Aggrwal #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
53649249e13SPoonam Aggrwal 
53700f792e0SHeiko Schocher /* I2C */
53800f792e0SHeiko Schocher #define CONFIG_SYS_I2C
53900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
54000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
54100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
54200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
54300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
54400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
54500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
546ad89da0cSShengzhou Liu #define I2C_PCA9557_ADDR1		0x18
547e512c50bSShengzhou Liu #define I2C_PCA9557_ADDR2		0x19
548ad89da0cSShengzhou Liu #define I2C_PCA9557_BUS_NUM		0
54949249e13SPoonam Aggrwal 
55049249e13SPoonam Aggrwal /* I2C EEPROM */
5517601686cSYork Sun #if defined(CONFIG_TARGET_P1010RDB_PB)
552e512c50bSShengzhou Liu #define CONFIG_ID_EEPROM
553e512c50bSShengzhou Liu #ifdef CONFIG_ID_EEPROM
554e512c50bSShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID
555e512c50bSShengzhou Liu #endif
556e512c50bSShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
557e512c50bSShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
558e512c50bSShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM	0
559e512c50bSShengzhou Liu #define MAX_NUM_PORTS			9 /* for 128Bytes EEPROM */
560e512c50bSShengzhou Liu #endif
56149249e13SPoonam Aggrwal /* enable read and write access to EEPROM */
56249249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
56349249e13SPoonam Aggrwal #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
56449249e13SPoonam Aggrwal #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
56549249e13SPoonam Aggrwal 
56649249e13SPoonam Aggrwal /* RTC */
56749249e13SPoonam Aggrwal #define CONFIG_RTC_PT7C4338
56849249e13SPoonam Aggrwal #define CONFIG_SYS_I2C_RTC_ADDR	0x68
56949249e13SPoonam Aggrwal 
57049249e13SPoonam Aggrwal /*
57149249e13SPoonam Aggrwal  * SPI interface will not be available in case of NAND boot SPI CS0 will be
57249249e13SPoonam Aggrwal  * used for SLIC
57349249e13SPoonam Aggrwal  */
5740fa934d2SPrabhakar Kushwaha #if !defined(CONFIG_NAND) || !defined(CONFIG_NAND_SECBOOT)
57549249e13SPoonam Aggrwal /* eSPI - Enhanced SPI */
576d793e5a8SDipen Dudhat #endif
57749249e13SPoonam Aggrwal 
57849249e13SPoonam Aggrwal #if defined(CONFIG_TSEC_ENET)
57949249e13SPoonam Aggrwal #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
58049249e13SPoonam Aggrwal #define CONFIG_TSEC1	1
58149249e13SPoonam Aggrwal #define CONFIG_TSEC1_NAME	"eTSEC1"
58249249e13SPoonam Aggrwal #define CONFIG_TSEC2	1
58349249e13SPoonam Aggrwal #define CONFIG_TSEC2_NAME	"eTSEC2"
58449249e13SPoonam Aggrwal #define CONFIG_TSEC3	1
58549249e13SPoonam Aggrwal #define CONFIG_TSEC3_NAME	"eTSEC3"
58649249e13SPoonam Aggrwal 
58749249e13SPoonam Aggrwal #define TSEC1_PHY_ADDR		1
58849249e13SPoonam Aggrwal #define TSEC2_PHY_ADDR		0
58949249e13SPoonam Aggrwal #define TSEC3_PHY_ADDR		2
59049249e13SPoonam Aggrwal 
59149249e13SPoonam Aggrwal #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
59249249e13SPoonam Aggrwal #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
59349249e13SPoonam Aggrwal #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
59449249e13SPoonam Aggrwal 
59549249e13SPoonam Aggrwal #define TSEC1_PHYIDX		0
59649249e13SPoonam Aggrwal #define TSEC2_PHYIDX		0
59749249e13SPoonam Aggrwal #define TSEC3_PHYIDX		0
59849249e13SPoonam Aggrwal 
59949249e13SPoonam Aggrwal #define CONFIG_ETHPRIME		"eTSEC1"
60049249e13SPoonam Aggrwal 
60149249e13SPoonam Aggrwal /* TBI PHY configuration for SGMII mode */
60249249e13SPoonam Aggrwal #define CONFIG_TSEC_TBICR_SETTINGS ( \
60349249e13SPoonam Aggrwal 		TBICR_PHY_RESET \
60449249e13SPoonam Aggrwal 		| TBICR_ANEG_ENABLE \
60549249e13SPoonam Aggrwal 		| TBICR_FULL_DUPLEX \
60649249e13SPoonam Aggrwal 		| TBICR_SPEED1_SET \
60749249e13SPoonam Aggrwal 		)
60849249e13SPoonam Aggrwal 
60949249e13SPoonam Aggrwal #endif	/* CONFIG_TSEC_ENET */
61049249e13SPoonam Aggrwal 
61149249e13SPoonam Aggrwal /* SATA */
6129760b274SZang Roy-R61911 #define CONFIG_FSL_SATA_V2
61349249e13SPoonam Aggrwal 
61449249e13SPoonam Aggrwal #ifdef CONFIG_FSL_SATA
61549249e13SPoonam Aggrwal #define CONFIG_SYS_SATA_MAX_DEVICE	2
61649249e13SPoonam Aggrwal #define CONFIG_SATA1
61749249e13SPoonam Aggrwal #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
61849249e13SPoonam Aggrwal #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
61949249e13SPoonam Aggrwal #define CONFIG_SATA2
62049249e13SPoonam Aggrwal #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
62149249e13SPoonam Aggrwal #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
62249249e13SPoonam Aggrwal 
62349249e13SPoonam Aggrwal #define CONFIG_LBA48
62449249e13SPoonam Aggrwal #endif /* #ifdef CONFIG_FSL_SATA  */
62549249e13SPoonam Aggrwal 
62649249e13SPoonam Aggrwal #ifdef CONFIG_MMC
62749249e13SPoonam Aggrwal #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
62849249e13SPoonam Aggrwal #endif
62949249e13SPoonam Aggrwal 
63049249e13SPoonam Aggrwal #define CONFIG_HAS_FSL_DR_USB
63149249e13SPoonam Aggrwal 
63249249e13SPoonam Aggrwal #if defined(CONFIG_HAS_FSL_DR_USB)
6338850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD
63449249e13SPoonam Aggrwal #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
63549249e13SPoonam Aggrwal #define CONFIG_USB_EHCI_FSL
63649249e13SPoonam Aggrwal #endif
63749249e13SPoonam Aggrwal #endif
63849249e13SPoonam Aggrwal 
63949249e13SPoonam Aggrwal /*
64049249e13SPoonam Aggrwal  * Environment
64149249e13SPoonam Aggrwal  */
642c9e1f588SYing Zhang #if defined(CONFIG_SDCARD)
6434394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION
64449249e13SPoonam Aggrwal #define CONFIG_SYS_MMC_ENV_DEV		0
64549249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE			0x2000
646c9e1f588SYing Zhang #elif defined(CONFIG_SPIFLASH)
64749249e13SPoonam Aggrwal #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
64849249e13SPoonam Aggrwal #define CONFIG_ENV_SECT_SIZE	0x10000
64949249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE		0x2000
6500fa934d2SPrabhakar Kushwaha #elif defined(CONFIG_NAND)
651c9e1f588SYing Zhang #ifdef CONFIG_TPL_BUILD
652c9e1f588SYing Zhang #define CONFIG_ENV_SIZE		0x2000
653c9e1f588SYing Zhang #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
654c9e1f588SYing Zhang #else
6557601686cSYork Sun #if defined(CONFIG_TARGET_P1010RDB_PA)
656d793e5a8SDipen Dudhat #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
657e512c50bSShengzhou Liu #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
6587601686cSYork Sun #elif defined(CONFIG_TARGET_P1010RDB_PB)
659e512c50bSShengzhou Liu #define CONFIG_ENV_SIZE		(16 * 1024)
660e512c50bSShengzhou Liu #define CONFIG_ENV_RANGE	(32 * CONFIG_ENV_SIZE) /* new block size 512K */
661e512c50bSShengzhou Liu #endif
662c9e1f588SYing Zhang #endif
663c9e1f588SYing Zhang #define CONFIG_ENV_OFFSET	(1024 * 1024)
6640fa934d2SPrabhakar Kushwaha #elif defined(CONFIG_SYS_RAMBOOT)
66549249e13SPoonam Aggrwal #define CONFIG_ENV_ADDR			(CONFIG_SYS_MONITOR_BASE - 0x1000)
66649249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE			0x2000
66749249e13SPoonam Aggrwal #else
66849249e13SPoonam Aggrwal #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
66949249e13SPoonam Aggrwal #define CONFIG_ENV_SIZE		0x2000
67049249e13SPoonam Aggrwal #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
67149249e13SPoonam Aggrwal #endif
67249249e13SPoonam Aggrwal 
67349249e13SPoonam Aggrwal #define CONFIG_LOADS_ECHO		/* echo on for serial download */
67449249e13SPoonam Aggrwal #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
67549249e13SPoonam Aggrwal 
67649249e13SPoonam Aggrwal #undef CONFIG_WATCHDOG			/* watchdog disabled */
67749249e13SPoonam Aggrwal 
6788850c5d5STom Rini #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
67949249e13SPoonam Aggrwal 		 || defined(CONFIG_FSL_SATA)
68049249e13SPoonam Aggrwal #endif
68149249e13SPoonam Aggrwal 
68249249e13SPoonam Aggrwal /*
68349249e13SPoonam Aggrwal  * Miscellaneous configurable options
68449249e13SPoonam Aggrwal  */
68549249e13SPoonam Aggrwal #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
68649249e13SPoonam Aggrwal 
68749249e13SPoonam Aggrwal /*
68849249e13SPoonam Aggrwal  * For booting Linux, the board info and command line data
68949249e13SPoonam Aggrwal  * have to be in the first 64 MB of memory, since this is
69049249e13SPoonam Aggrwal  * the maximum mapped by the Linux kernel during initialization.
69149249e13SPoonam Aggrwal  */
69249249e13SPoonam Aggrwal #define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux */
69349249e13SPoonam Aggrwal #define CONFIG_SYS_BOOTM_LEN	(64 << 20) /* Increase max gunzip size */
69449249e13SPoonam Aggrwal 
69549249e13SPoonam Aggrwal #if defined(CONFIG_CMD_KGDB)
69649249e13SPoonam Aggrwal #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
69749249e13SPoonam Aggrwal #endif
69849249e13SPoonam Aggrwal 
69949249e13SPoonam Aggrwal /*
70049249e13SPoonam Aggrwal  * Environment Configuration
70149249e13SPoonam Aggrwal  */
70249249e13SPoonam Aggrwal 
70349249e13SPoonam Aggrwal #if defined(CONFIG_TSEC_ENET)
70449249e13SPoonam Aggrwal #define CONFIG_HAS_ETH0
70549249e13SPoonam Aggrwal #define CONFIG_HAS_ETH1
70649249e13SPoonam Aggrwal #define CONFIG_HAS_ETH2
70749249e13SPoonam Aggrwal #endif
70849249e13SPoonam Aggrwal 
7098b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
710b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
71149249e13SPoonam Aggrwal #define CONFIG_UBOOTPATH	u-boot.bin/* U-Boot image on TFTP server */
71249249e13SPoonam Aggrwal 
71349249e13SPoonam Aggrwal /* default location for tftp and bootm */
71449249e13SPoonam Aggrwal #define CONFIG_LOADADDR		1000000
71549249e13SPoonam Aggrwal 
71649249e13SPoonam Aggrwal #define	CONFIG_EXTRA_ENV_SETTINGS				\
7175368c55dSMarek Vasut 	"hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"	\
71849249e13SPoonam Aggrwal 	"netdev=eth0\0"						\
7195368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
72049249e13SPoonam Aggrwal 	"loadaddr=1000000\0"			\
72149249e13SPoonam Aggrwal 	"consoledev=ttyS0\0"				\
72249249e13SPoonam Aggrwal 	"ramdiskaddr=2000000\0"			\
72349249e13SPoonam Aggrwal 	"ramdiskfile=rootfs.ext2.gz.uboot\0"		\
724b24a4f62SScott Wood 	"fdtaddr=1e00000\0"				\
72549249e13SPoonam Aggrwal 	"fdtfile=p1010rdb.dtb\0"		\
72649249e13SPoonam Aggrwal 	"bdev=sda1\0"	\
72749249e13SPoonam Aggrwal 	"hwconfig=usb1:dr_mode=host,phy_type=utmi\0"	\
72849249e13SPoonam Aggrwal 	"othbootargs=ramdisk_size=600000\0" \
72949249e13SPoonam Aggrwal 	"usbfatboot=setenv bootargs root=/dev/ram rw "	\
73049249e13SPoonam Aggrwal 	"console=$consoledev,$baudrate $othbootargs; "	\
73149249e13SPoonam Aggrwal 	"usb start;"			\
73249249e13SPoonam Aggrwal 	"fatload usb 0:2 $loadaddr $bootfile;"		\
73349249e13SPoonam Aggrwal 	"fatload usb 0:2 $fdtaddr $fdtfile;"	\
73449249e13SPoonam Aggrwal 	"fatload usb 0:2 $ramdiskaddr $ramdiskfile;"	\
73549249e13SPoonam Aggrwal 	"bootm $loadaddr $ramdiskaddr $fdtaddr\0"		\
73649249e13SPoonam Aggrwal 	"usbext2boot=setenv bootargs root=/dev/ram rw "	\
73749249e13SPoonam Aggrwal 	"console=$consoledev,$baudrate $othbootargs; "	\
73849249e13SPoonam Aggrwal 	"usb start;"			\
73949249e13SPoonam Aggrwal 	"ext2load usb 0:4 $loadaddr $bootfile;"		\
74049249e13SPoonam Aggrwal 	"ext2load usb 0:4 $fdtaddr $fdtfile;"	\
74149249e13SPoonam Aggrwal 	"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"	\
74249249e13SPoonam Aggrwal 	"bootm $loadaddr $ramdiskaddr $fdtaddr\0"	\
743e512c50bSShengzhou Liu 	CONFIG_BOOTMODE
744e512c50bSShengzhou Liu 
7457601686cSYork Sun #if defined(CONFIG_TARGET_P1010RDB_PA)
746e512c50bSShengzhou Liu #define CONFIG_BOOTMODE \
747e512c50bSShengzhou Liu 	"boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
748e512c50bSShengzhou Liu 	"mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
749e512c50bSShengzhou Liu 	"boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
750e512c50bSShengzhou Liu 	"mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
751e512c50bSShengzhou Liu 	"boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
752e512c50bSShengzhou Liu 	"mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
753e512c50bSShengzhou Liu 
7547601686cSYork Sun #elif defined(CONFIG_TARGET_P1010RDB_PB)
755e512c50bSShengzhou Liu #define CONFIG_BOOTMODE \
756e512c50bSShengzhou Liu 	"boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
757e512c50bSShengzhou Liu 	"i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
758e512c50bSShengzhou Liu 	"boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
759e512c50bSShengzhou Liu 	"i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
760e512c50bSShengzhou Liu 	"boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
761e512c50bSShengzhou Liu 	"i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
762e512c50bSShengzhou Liu 	"boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
763e512c50bSShengzhou Liu 	"i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
764e512c50bSShengzhou Liu 	"boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
765e512c50bSShengzhou Liu 	"i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
766e512c50bSShengzhou Liu #endif
76749249e13SPoonam Aggrwal 
76849249e13SPoonam Aggrwal #define CONFIG_RAMBOOTCOMMAND		\
76949249e13SPoonam Aggrwal 	"setenv bootargs root=/dev/ram rw "	\
77049249e13SPoonam Aggrwal 	"console=$consoledev,$baudrate $othbootargs; "	\
77149249e13SPoonam Aggrwal 	"tftp $ramdiskaddr $ramdiskfile;"	\
77249249e13SPoonam Aggrwal 	"tftp $loadaddr $bootfile;"		\
77349249e13SPoonam Aggrwal 	"tftp $fdtaddr $fdtfile;"		\
77449249e13SPoonam Aggrwal 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
77549249e13SPoonam Aggrwal 
77649249e13SPoonam Aggrwal #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
77749249e13SPoonam Aggrwal 
7782f439e80SRuchika Gupta #include <asm/fsl_secure_boot.h>
7792f439e80SRuchika Gupta 
78049249e13SPoonam Aggrwal #endif	/* __CONFIG_H */
781