1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */ 2c2042f59Sgoda.yusuke /* 3c2042f59Sgoda.yusuke * Configuation settings for the Renesas Solutions Migo-R board 4c2042f59Sgoda.yusuke * 5c2042f59Sgoda.yusuke * Copyright (C) 2007 Nobuhiro Iwamatsu <iwamatsu@nigauri.org> 6c2042f59Sgoda.yusuke */ 7c2042f59Sgoda.yusuke 8c2042f59Sgoda.yusuke #ifndef __MIGO_R_H 9c2042f59Sgoda.yusuke #define __MIGO_R_H 10c2042f59Sgoda.yusuke 11c2042f59Sgoda.yusuke #define CONFIG_CPU_SH7722 1 12c2042f59Sgoda.yusuke 1318a40e84SVladimir Zapolskiy #define CONFIG_DISPLAY_BOARDINFO 14c2042f59Sgoda.yusuke #undef CONFIG_SHOW_BOOT_PROGRESS 15c2042f59Sgoda.yusuke 16c2042f59Sgoda.yusuke /* SMC9111 */ 177194ab80SBen Warren #define CONFIG_SMC91111 18c2042f59Sgoda.yusuke #define CONFIG_SMC91111_BASE (0xB0000000) 19c2042f59Sgoda.yusuke 20c2042f59Sgoda.yusuke /* MEMORY */ 21c2042f59Sgoda.yusuke #define MIGO_R_SDRAM_BASE (0x8C000000) 22c2042f59Sgoda.yusuke #define MIGO_R_FLASH_BASE_1 (0xA0000000) 23c2042f59Sgoda.yusuke #define MIGO_R_FLASH_BANK_SIZE (64 * 1024 * 1024) 24c2042f59Sgoda.yusuke 256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */ 266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE { 115200 } /* List of legal baudrate settings for this board */ 27c2042f59Sgoda.yusuke 28c2042f59Sgoda.yusuke /* SCIF */ 29c2042f59Sgoda.yusuke #define CONFIG_CONS_SCIF0 1 30c2042f59Sgoda.yusuke 316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START (MIGO_R_SDRAM_BASE) 326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024)) 33c2042f59Sgoda.yusuke 34c2042f59Sgoda.yusuke /* Enable alternate, more extensive, memory test */ 35c2042f59Sgoda.yusuke /* Scratch address used by the alternate memory test */ 366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_MEMTEST_SCRATCH 37c2042f59Sgoda.yusuke 38c2042f59Sgoda.yusuke /* Enable temporary baudrate change while serial download */ 396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LOADS_BAUD_CHANGE 40c2042f59Sgoda.yusuke 416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE (MIGO_R_SDRAM_BASE) 42c2042f59Sgoda.yusuke /* maybe more, but if so u-boot doesn't know about it... */ 436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024) 44c2042f59Sgoda.yusuke /* default load address for scripts ?!? */ 456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024) 46c2042f59Sgoda.yusuke 47c2042f59Sgoda.yusuke /* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */ 486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE (MIGO_R_FLASH_BASE_1) 49c2042f59Sgoda.yusuke /* Monitor size */ 506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (128 * 1024) 51c2042f59Sgoda.yusuke /* Size of DRAM reserved for malloc() use */ 526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (256 * 1024) 536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 54c2042f59Sgoda.yusuke 55c2042f59Sgoda.yusuke /* FLASH */ 566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_QUIET_TEST 57c2042f59Sgoda.yusuke /* print 'E' for empty sector on flinfo */ 586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 59c2042f59Sgoda.yusuke /* Physical start address of Flash memory */ 606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE (MIGO_R_FLASH_BASE_1) 61c2042f59Sgoda.yusuke /* Max number of sectors on each Flash chip */ 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 512 63c2042f59Sgoda.yusuke 64c2042f59Sgoda.yusuke /* if you use all NOR Flash , you change dip-switch. Please see MIGO_R01 Manual. */ 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + (0 * MIGO_R_FLASH_BANK_SIZE) } 67c2042f59Sgoda.yusuke 68c2042f59Sgoda.yusuke /* Timeout for Flash erase operations (in ms) */ 696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000) 70c2042f59Sgoda.yusuke /* Timeout for Flash write operations (in ms) */ 716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000) 72c2042f59Sgoda.yusuke /* Timeout for Flash set sector lock bit operations (in ms) */ 736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000) 74c2042f59Sgoda.yusuke /* Timeout for Flash clear lock bit operations (in ms) */ 756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000) 76c2042f59Sgoda.yusuke 77c2042f59Sgoda.yusuke /* Use hardware flash sectors protection instead of U-Boot software protection */ 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DIRECT_FLASH_TFTP 79c2042f59Sgoda.yusuke 80c2042f59Sgoda.yusuke /* ENV setting */ 81c2042f59Sgoda.yusuke #define CONFIG_ENV_OVERWRITE 1 820e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE (128 * 1024) 830e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) 846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN) 856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */ 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE) 870e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE) 88c2042f59Sgoda.yusuke 89c2042f59Sgoda.yusuke /* Board Clock */ 90c2042f59Sgoda.yusuke #define CONFIG_SYS_CLK_FREQ 33333333 91684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 92c2042f59Sgoda.yusuke 93c2042f59Sgoda.yusuke #endif /* __MIGO_R_H */ 94