1129ba616SKumar Gala /* 27c57f3e8SKumar Gala * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc. 3129ba616SKumar Gala * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5129ba616SKumar Gala */ 6129ba616SKumar Gala 7129ba616SKumar Gala /* 8129ba616SKumar Gala * mpc8572ds board configuration file 9129ba616SKumar Gala * 10129ba616SKumar Gala */ 11129ba616SKumar Gala #ifndef __CONFIG_H 12129ba616SKumar Gala #define __CONFIG_H 13129ba616SKumar Gala 1415672c6dSYork Sun #define CONFIG_DISPLAY_BOARDINFO 1515672c6dSYork Sun 16509c4c4cSKumar Gala #include "../board/freescale/common/ics307_clk.h" 17509c4c4cSKumar Gala 18d24f2d32SWolfgang Denk #ifdef CONFIG_36BIT 19f9edcc10SKumar Gala #define CONFIG_PHYS_64BIT 20f9edcc10SKumar Gala #endif 21f9edcc10SKumar Gala 22cb14e93bSKumar Gala #ifndef CONFIG_SYS_TEXT_BASE 2318025756SYork Sun #define CONFIG_SYS_TEXT_BASE 0xeff40000 24cb14e93bSKumar Gala #endif 25cb14e93bSKumar Gala 267a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 277a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 287a577fdaSKumar Gala #endif 297a577fdaSKumar Gala 30cb14e93bSKumar Gala #ifndef CONFIG_SYS_MONITOR_BASE 31cb14e93bSKumar Gala #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 32cb14e93bSKumar Gala #endif 33cb14e93bSKumar Gala 34129ba616SKumar Gala /* High Level Configuration Options */ 35129ba616SKumar Gala #define CONFIG_BOOKE 1 /* BOOKE */ 36129ba616SKumar Gala #define CONFIG_E500 1 /* BOOKE e500 family */ 37129ba616SKumar Gala #define CONFIG_MPC8572 1 38129ba616SKumar Gala #define CONFIG_MPC8572DS 1 39129ba616SKumar Gala #define CONFIG_MP 1 /* support multiple processors */ 40129ba616SKumar Gala 41c51fc5d5SKumar Gala #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */ 42129ba616SKumar Gala #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 43b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */ 44b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */ 45b38eaec5SRobert P. J. Day #define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */ 46129ba616SKumar Gala #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 47842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 48129ba616SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 490151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 50129ba616SKumar Gala 51129ba616SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 52129ba616SKumar Gala 53129ba616SKumar Gala #define CONFIG_TSEC_ENET /* tsec ethernet support */ 54129ba616SKumar Gala #define CONFIG_ENV_OVERWRITE 55129ba616SKumar Gala 56509c4c4cSKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 57509c4c4cSKumar Gala #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */ 584ca06607SHaiying Wang #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ 59129ba616SKumar Gala 60129ba616SKumar Gala /* 61129ba616SKumar Gala * These can be toggled for performance analysis, otherwise use default. 62129ba616SKumar Gala */ 63129ba616SKumar Gala #define CONFIG_L2_CACHE /* toggle L2 cache */ 64129ba616SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 65129ba616SKumar Gala 66129ba616SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 1 67129ba616SKumar Gala 6818af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 6918af1c5fSKumar Gala #define CONFIG_ADDR_MAP 1 7018af1c5fSKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 7118af1c5fSKumar Gala #endif 7218af1c5fSKumar Gala 736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */ 746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x7fffffff 75129ba616SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 76129ba616SKumar Gala 77129ba616SKumar Gala /* 78cb14e93bSKumar Gala * Config the L2 Cache as L2 SRAM 79cb14e93bSKumar Gala */ 80cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 81cb14e93bSKumar Gala #ifdef CONFIG_PHYS_64BIT 82cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull 83cb14e93bSKumar Gala #else 84cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 85cb14e93bSKumar Gala #endif 86cb14e93bSKumar Gala #define CONFIG_SYS_L2_SIZE (512 << 10) 87cb14e93bSKumar Gala #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 88cb14e93bSKumar Gala 89e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xffe00000 90e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 91129ba616SKumar Gala 928d22ddcaSKumar Gala #if defined(CONFIG_NAND_SPL) 93e46fedfeSTimur Tabi #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 94cb14e93bSKumar Gala #endif 95cb14e93bSKumar Gala 96129ba616SKumar Gala /* DDR Setup */ 97f8523cb0SKumar Gala #define CONFIG_VERY_BIG_RAM 985614e71bSYork Sun #define CONFIG_SYS_FSL_DDR2 99129ba616SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 100129ba616SKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 101129ba616SKumar Gala #define CONFIG_DDR_SPD 102129ba616SKumar Gala 103d34897d3SYork Sun #define CONFIG_DDR_ECC 1049b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 105129ba616SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 106129ba616SKumar Gala 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 109129ba616SKumar Gala 110129ba616SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 2 111129ba616SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 112129ba616SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 113129ba616SKumar Gala 114129ba616SKumar Gala /* I2C addresses of SPD EEPROMs */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */ 116129ba616SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 117129ba616SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */ 118129ba616SKumar Gala 119129ba616SKumar Gala /* These are used when DDR doesn't use SPD. */ 120dc889e86SDave Liu #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */ 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F 122dc889e86SDave Liu #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */ 123dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_3 0x00020000 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 0x00260802 125dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_1 0x626b2634 126dc889e86SDave Liu #define CONFIG_SYS_DDR_TIMING_2 0x062874cf 127dc889e86SDave Liu #define CONFIG_SYS_DDR_MODE_1 0x00440462 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE_2 0x00000000 129dc889e86SDave Liu #define CONFIG_SYS_DDR_INTERVAL 0x0c300100 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 131dc889e86SDave Liu #define CONFIG_SYS_DDR_CLK_CTRL 0x00800000 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 134dc889e86SDave Liu #define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */ 135dc889e86SDave Liu #define CONFIG_SYS_DDR_CONTROL2 0x24400000 136129ba616SKumar Gala 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SBE 0x00010000 140129ba616SKumar Gala 141129ba616SKumar Gala /* 142129ba616SKumar Gala * Make sure required options are set 143129ba616SKumar Gala */ 144129ba616SKumar Gala #ifndef CONFIG_SPD_EEPROM 145129ba616SKumar Gala #error ("CONFIG_SPD_EEPROM is required") 146129ba616SKumar Gala #endif 147129ba616SKumar Gala 148129ba616SKumar Gala #undef CONFIG_CLOCKS_IN_MHZ 149129ba616SKumar Gala 150129ba616SKumar Gala /* 151129ba616SKumar Gala * Memory map 152129ba616SKumar Gala * 153129ba616SKumar Gala * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 154129ba616SKumar Gala * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 155129ba616SKumar Gala * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 156129ba616SKumar Gala * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 157129ba616SKumar Gala * 158129ba616SKumar Gala * Localbus cacheable (TBD) 159129ba616SKumar Gala * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable 160129ba616SKumar Gala * 161129ba616SKumar Gala * Localbus non-cacheable 162129ba616SKumar Gala * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable 163129ba616SKumar Gala * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable 164c013b749SHaiying Wang * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable 165129ba616SKumar Gala * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0 166129ba616SKumar Gala * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 167129ba616SKumar Gala * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable 168129ba616SKumar Gala */ 169129ba616SKumar Gala 170129ba616SKumar Gala /* 171129ba616SKumar Gala * Local Bus Definitions 172129ba616SKumar Gala */ 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */ 17418af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 17518af1c5fSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 17618af1c5fSKumar Gala #else 177c953ddfdSKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 17818af1c5fSKumar Gala #endif 179129ba616SKumar Gala 180cb14e93bSKumar Gala #define CONFIG_FLASH_BR_PRELIM \ 1817ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V) 182cb14e93bSKumar Gala #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7 183129ba616SKumar Gala 184c953ddfdSKumar Gala #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 186129ba616SKumar Gala 18718af1c5fSKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST 189129ba616SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 190129ba616SKumar Gala 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 196129ba616SKumar Gala 197cb14e93bSKumar Gala #undef CONFIG_SYS_RAMBOOT 198129ba616SKumar Gala 199129ba616SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 203129ba616SKumar Gala 204129ba616SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 205129ba616SKumar Gala 206558710b9SKumar Gala #define CONFIG_HWCONFIG /* enable hwconfig */ 207129ba616SKumar Gala #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 208129ba616SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 20918af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 21018af1c5fSKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 21118af1c5fSKumar Gala #else 21252b565f5SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 21318af1c5fSKumar Gala #endif 214129ba616SKumar Gala 21552b565f5SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 217129ba616SKumar Gala 218129ba616SKumar Gala #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 219129ba616SKumar Gala #define PIXIS_VER 0x1 /* Board version at offset 1 */ 220129ba616SKumar Gala #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 221129ba616SKumar Gala #define PIXIS_CSR 0x3 /* PIXIS General control/status register */ 222129ba616SKumar Gala #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 223129ba616SKumar Gala #define PIXIS_PWR 0x5 /* PIXIS Power status register */ 224129ba616SKumar Gala #define PIXIS_AUX 0x6 /* Auxiliary 1 register */ 225129ba616SKumar Gala #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 226129ba616SKumar Gala #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */ 227129ba616SKumar Gala #define PIXIS_VCTL 0x10 /* VELA Control Register */ 228129ba616SKumar Gala #define PIXIS_VSTAT 0x11 /* VELA Status Register */ 229129ba616SKumar Gala #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 230129ba616SKumar Gala #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 231129ba616SKumar Gala #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */ 232129ba616SKumar Gala #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 2336bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */ 2346bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */ 2356bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */ 2366bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */ 2376bb5b412SKumar Gala #define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */ 238129ba616SKumar Gala #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 239129ba616SKumar Gala #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 240129ba616SKumar Gala #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */ 241129ba616SKumar Gala #define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */ 242129ba616SKumar Gala #define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */ 243129ba616SKumar Gala #define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */ 244129ba616SKumar Gala #define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */ 245129ba616SKumar Gala #define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */ 246129ba616SKumar Gala #define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */ 247129ba616SKumar Gala #define PIXIS_VWATCH 0x24 /* Watchdog Register */ 248129ba616SKumar Gala #define PIXIS_LED 0x25 /* LED Register */ 249129ba616SKumar Gala 250cb14e93bSKumar Gala #define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */ 251cb14e93bSKumar Gala 252129ba616SKumar Gala /* old pixis referenced names */ 253129ba616SKumar Gala #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 254129ba616SKumar Gala #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0 2567e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC1SER 0x8 2577e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC2SER 0x4 2587e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC3SER 0x2 2597e183cadSLiu Yu #define PIXIS_VSPEED2_TSEC4SER 0x1 2607e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC1SER 0x20 2617e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC2SER 0x20 2627e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC3SER 0x20 2637e183cadSLiu Yu #define PIXIS_VCFGEN1_TSEC4SER 0x20 2647e183cadSLiu Yu #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \ 2657e183cadSLiu Yu | PIXIS_VSPEED2_TSEC2SER \ 2667e183cadSLiu Yu | PIXIS_VSPEED2_TSEC3SER \ 2677e183cadSLiu Yu | PIXIS_VSPEED2_TSEC4SER) 2687e183cadSLiu Yu #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \ 2697e183cadSLiu Yu | PIXIS_VCFGEN1_TSEC2SER \ 2707e183cadSLiu Yu | PIXIS_VCFGEN1_TSEC3SER \ 2717e183cadSLiu Yu | PIXIS_VCFGEN1_TSEC4SER) 272129ba616SKumar Gala 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 275553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 276129ba616SKumar Gala 27725ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 279129ba616SKumar Gala 2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 282129ba616SKumar Gala 283cb14e93bSKumar Gala #ifndef CONFIG_NAND_SPL 284c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE 0xffa00000 28518af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 28618af1c5fSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 28718af1c5fSKumar Gala #else 288c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 28918af1c5fSKumar Gala #endif 290cb14e93bSKumar Gala #else 291cb14e93bSKumar Gala #define CONFIG_SYS_NAND_BASE 0xfff00000 292cb14e93bSKumar Gala #ifdef CONFIG_PHYS_64BIT 293cb14e93bSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull 294cb14e93bSKumar Gala #else 295cb14e93bSKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 296cb14e93bSKumar Gala #endif 297cb14e93bSKumar Gala #endif 298cb14e93bSKumar Gala 299c013b749SHaiying Wang #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\ 300c013b749SHaiying Wang CONFIG_SYS_NAND_BASE + 0x40000, \ 301c013b749SHaiying Wang CONFIG_SYS_NAND_BASE + 0x80000,\ 302c013b749SHaiying Wang CONFIG_SYS_NAND_BASE + 0xC0000} 303c013b749SHaiying Wang #define CONFIG_SYS_MAX_NAND_DEVICE 4 304c013b749SHaiying Wang #define CONFIG_CMD_NAND 1 305c013b749SHaiying Wang #define CONFIG_NAND_FSL_ELBC 1 306c013b749SHaiying Wang #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 30768ec9c85SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_OOBFREE 5 30868ec9c85SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_ECCPOS 56 309c013b749SHaiying Wang 310cb14e93bSKumar Gala /* NAND boot: 4K NAND loader config */ 311cb14e93bSKumar Gala #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 312cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000) 313cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 314cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_START \ 315cb14e93bSKumar Gala (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 316cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 317cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 318cb14e93bSKumar Gala #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 319cb14e93bSKumar Gala 320c013b749SHaiying Wang /* NAND flash config */ 321a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 322c013b749SHaiying Wang | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 323c013b749SHaiying Wang | BR_PS_8 /* Port Size = 8 bit */ \ 324c013b749SHaiying Wang | BR_MS_FCM /* MSEL = FCM */ \ 325c013b749SHaiying Wang | BR_V) /* valid */ 326a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 327c013b749SHaiying Wang | OR_FCM_PGS /* Large Page*/ \ 328c013b749SHaiying Wang | OR_FCM_CSCT \ 329c013b749SHaiying Wang | OR_FCM_CST \ 330c013b749SHaiying Wang | OR_FCM_CHT \ 331c013b749SHaiying Wang | OR_FCM_SCY_1 \ 332c013b749SHaiying Wang | OR_FCM_TRLX \ 333c013b749SHaiying Wang | OR_FCM_EHTR) 334c013b749SHaiying Wang 335cb14e93bSKumar Gala #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 336cb14e93bSKumar Gala #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 337a3055c58SMatthew McClintock #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 338a3055c58SMatthew McClintock #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 3397ee41107STimur Tabi #define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \ 340c013b749SHaiying Wang | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 341c013b749SHaiying Wang | BR_PS_8 /* Port Size = 8 bit */ \ 342c013b749SHaiying Wang | BR_MS_FCM /* MSEL = FCM */ \ 343c013b749SHaiying Wang | BR_V) /* valid */ 344a3055c58SMatthew McClintock #define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 3457ee41107STimur Tabi #define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\ 346c013b749SHaiying Wang | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 347c013b749SHaiying Wang | BR_PS_8 /* Port Size = 8 bit */ \ 348c013b749SHaiying Wang | BR_MS_FCM /* MSEL = FCM */ \ 349c013b749SHaiying Wang | BR_V) /* valid */ 350a3055c58SMatthew McClintock #define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 351c013b749SHaiying Wang 3527ee41107STimur Tabi #define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\ 353c013b749SHaiying Wang | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 354c013b749SHaiying Wang | BR_PS_8 /* Port Size = 8 bit */ \ 355c013b749SHaiying Wang | BR_MS_FCM /* MSEL = FCM */ \ 356c013b749SHaiying Wang | BR_V) /* valid */ 357a3055c58SMatthew McClintock #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 358c013b749SHaiying Wang 359129ba616SKumar Gala /* Serial Port - controlled on board with jumper J8 360129ba616SKumar Gala * open - index 2 361129ba616SKumar Gala * shorted - index 1 362129ba616SKumar Gala */ 363129ba616SKumar Gala #define CONFIG_CONS_INDEX 1 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 367cb14e93bSKumar Gala #ifdef CONFIG_NAND_SPL 368cb14e93bSKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS 369cb14e93bSKumar Gala #endif 370129ba616SKumar Gala 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 372129ba616SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 373129ba616SKumar Gala 3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 376129ba616SKumar Gala 377129ba616SKumar Gala /* I2C */ 37800f792e0SHeiko Schocher #define CONFIG_SYS_I2C 37900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 38000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 38100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 38200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 38300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 38400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 38500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 38600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} } 3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 388129ba616SKumar Gala 389129ba616SKumar Gala /* 390445a7b38SHaiying Wang * I2C2 EEPROM 391445a7b38SHaiying Wang */ 392445a7b38SHaiying Wang #define CONFIG_ID_EEPROM 393445a7b38SHaiying Wang #ifdef CONFIG_ID_EEPROM 3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_NXID 395445a7b38SHaiying Wang #endif 3966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 3986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_BUS_NUM 1 399445a7b38SHaiying Wang 400445a7b38SHaiying Wang /* 401129ba616SKumar Gala * General PCI 402129ba616SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 403129ba616SKumar Gala */ 404129ba616SKumar Gala 405129ba616SKumar Gala /* controller 3, direct to uli, tgtid 3, Base address 8000 */ 40618ea5551SKumar Gala #define CONFIG_SYS_PCIE3_NAME "ULI" 4075af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000 40818af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 409156984a3SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 41018af1c5fSKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull 41118af1c5fSKumar Gala #else 412ad97dce1SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000 4135af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000 41418af1c5fSKumar Gala #endif 4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 416aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000 4175f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 41818af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 41918af1c5fSKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull 42018af1c5fSKumar Gala #else 4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000 42218af1c5fSKumar Gala #endif 4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 424129ba616SKumar Gala 425129ba616SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 9000 */ 42618ea5551SKumar Gala #define CONFIG_SYS_PCIE2_NAME "Slot 1" 4275af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 42818af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 429156984a3SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 43018af1c5fSKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 43118af1c5fSKumar Gala #else 432ad97dce1SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 4335af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 43418af1c5fSKumar Gala #endif 4356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 436aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 4375f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 43818af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 43918af1c5fSKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull 44018af1c5fSKumar Gala #else 4416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000 44218af1c5fSKumar Gala #endif 4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 444129ba616SKumar Gala 445129ba616SKumar Gala /* controller 1, Slot 1, tgtid 1, Base address a000 */ 44618ea5551SKumar Gala #define CONFIG_SYS_PCIE1_NAME "Slot 2" 4475af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000 44818af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 449156984a3SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 45018af1c5fSKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull 45118af1c5fSKumar Gala #else 452ad97dce1SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000 4535af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000 45418af1c5fSKumar Gala #endif 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 456aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000 4575f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 45818af1c5fSKumar Gala #ifdef CONFIG_PHYS_64BIT 45918af1c5fSKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull 46018af1c5fSKumar Gala #else 4616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000 46218af1c5fSKumar Gala #endif 4636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 464129ba616SKumar Gala 465129ba616SKumar Gala #if defined(CONFIG_PCI) 466129ba616SKumar Gala 467129ba616SKumar Gala /*PCIE video card used*/ 468aca5f018SKumar Gala #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT 469129ba616SKumar Gala 470129ba616SKumar Gala /* video */ 471129ba616SKumar Gala #define CONFIG_VIDEO 472129ba616SKumar Gala 473129ba616SKumar Gala #if defined(CONFIG_VIDEO) 474129ba616SKumar Gala #define CONFIG_BIOSEMU 475129ba616SKumar Gala #define CONFIG_CFB_CONSOLE 476129ba616SKumar Gala #define CONFIG_VIDEO_SW_CURSOR 477129ba616SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE 478129ba616SKumar Gala #define CONFIG_ATI_RADEON_FB 479129ba616SKumar Gala #define CONFIG_VIDEO_LOGO 4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET 481129ba616SKumar Gala #endif 482129ba616SKumar Gala 483129ba616SKumar Gala #define CONFIG_PCI_PNP /* do pci plug-and-play */ 484129ba616SKumar Gala 485129ba616SKumar Gala #undef CONFIG_EEPRO100 486129ba616SKumar Gala #undef CONFIG_TULIP 487129ba616SKumar Gala 488129ba616SKumar Gala #ifndef CONFIG_PCI_PNP 4895f91ef6aSKumar Gala #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS 4905f91ef6aSKumar Gala #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS 491129ba616SKumar Gala #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 492129ba616SKumar Gala #endif 493129ba616SKumar Gala 494129ba616SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 495129ba616SKumar Gala #define CONFIG_DOS_PARTITION 496129ba616SKumar Gala #define CONFIG_SCSI_AHCI 497129ba616SKumar Gala 498129ba616SKumar Gala #ifdef CONFIG_SCSI_AHCI 499344ca0b4SRob Herring #define CONFIG_LIBATA 500129ba616SKumar Gala #define CONFIG_SATA_ULI5288 5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 5026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 5036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 5046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 505129ba616SKumar Gala #endif /* SCSI */ 506129ba616SKumar Gala 507129ba616SKumar Gala #endif /* CONFIG_PCI */ 508129ba616SKumar Gala 509129ba616SKumar Gala #if defined(CONFIG_TSEC_ENET) 510129ba616SKumar Gala 511129ba616SKumar Gala #define CONFIG_MII 1 /* MII PHY management */ 512129ba616SKumar Gala #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 513129ba616SKumar Gala #define CONFIG_TSEC1 1 514129ba616SKumar Gala #define CONFIG_TSEC1_NAME "eTSEC1" 515129ba616SKumar Gala #define CONFIG_TSEC2 1 516129ba616SKumar Gala #define CONFIG_TSEC2_NAME "eTSEC2" 517129ba616SKumar Gala #define CONFIG_TSEC3 1 518129ba616SKumar Gala #define CONFIG_TSEC3_NAME "eTSEC3" 519129ba616SKumar Gala #define CONFIG_TSEC4 1 520129ba616SKumar Gala #define CONFIG_TSEC4_NAME "eTSEC4" 521129ba616SKumar Gala 5227e183cadSLiu Yu #define CONFIG_PIXIS_SGMII_CMD 5237e183cadSLiu Yu #define CONFIG_FSL_SGMII_RISER 1 5247e183cadSLiu Yu #define SGMII_RISER_PHY_OFFSET 0x1c 5257e183cadSLiu Yu 5267e183cadSLiu Yu #ifdef CONFIG_FSL_SGMII_RISER 5277e183cadSLiu Yu #define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */ 5287e183cadSLiu Yu #endif 5297e183cadSLiu Yu 530129ba616SKumar Gala #define TSEC1_PHY_ADDR 0 531129ba616SKumar Gala #define TSEC2_PHY_ADDR 1 532129ba616SKumar Gala #define TSEC3_PHY_ADDR 2 533129ba616SKumar Gala #define TSEC4_PHY_ADDR 3 534129ba616SKumar Gala 535129ba616SKumar Gala #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 536129ba616SKumar Gala #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 537129ba616SKumar Gala #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 538129ba616SKumar Gala #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 539129ba616SKumar Gala 540129ba616SKumar Gala #define TSEC1_PHYIDX 0 541129ba616SKumar Gala #define TSEC2_PHYIDX 0 542129ba616SKumar Gala #define TSEC3_PHYIDX 0 543129ba616SKumar Gala #define TSEC4_PHYIDX 0 544129ba616SKumar Gala 545129ba616SKumar Gala #define CONFIG_ETHPRIME "eTSEC1" 546129ba616SKumar Gala 547129ba616SKumar Gala #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 548129ba616SKumar Gala #endif /* CONFIG_TSEC_ENET */ 549129ba616SKumar Gala 550129ba616SKumar Gala /* 551129ba616SKumar Gala * Environment 552129ba616SKumar Gala */ 553cb14e93bSKumar Gala 554cb14e93bSKumar Gala #if defined(CONFIG_SYS_RAMBOOT) 555cb14e93bSKumar Gala 556cb14e93bSKumar Gala #else 5575a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 5586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 5590e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR 0xfff80000 560129ba616SKumar Gala #else 5616fc110bdSHaiying Wang #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 562129ba616SKumar Gala #endif 5630e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 5640e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 565cb14e93bSKumar Gala #endif 566129ba616SKumar Gala 567129ba616SKumar Gala #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 569129ba616SKumar Gala 570129ba616SKumar Gala /* 571129ba616SKumar Gala * Command line configuration. 572129ba616SKumar Gala */ 57367f94476SYork Sun #define CONFIG_CMD_ERRATA 574129ba616SKumar Gala #define CONFIG_CMD_IRQ 575199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 576129ba616SKumar Gala 577129ba616SKumar Gala #if defined(CONFIG_PCI) 578129ba616SKumar Gala #define CONFIG_CMD_PCI 579c649e3c9SSimon Glass #define CONFIG_SCSI 580129ba616SKumar Gala #endif 581129ba616SKumar Gala 582863a3eacSZhao Chenhui /* 583863a3eacSZhao Chenhui * USB 584863a3eacSZhao Chenhui */ 585863a3eacSZhao Chenhui #define CONFIG_USB_EHCI 586863a3eacSZhao Chenhui 587863a3eacSZhao Chenhui #ifdef CONFIG_USB_EHCI 588863a3eacSZhao Chenhui #define CONFIG_USB_EHCI_PCI 589863a3eacSZhao Chenhui #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 590863a3eacSZhao Chenhui #define CONFIG_USB_STORAGE 591863a3eacSZhao Chenhui #define CONFIG_PCI_EHCI_DEVICE 0 592863a3eacSZhao Chenhui #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 2 593863a3eacSZhao Chenhui #endif 594863a3eacSZhao Chenhui 595129ba616SKumar Gala #undef CONFIG_WATCHDOG /* watchdog disabled */ 596129ba616SKumar Gala 597129ba616SKumar Gala /* 598129ba616SKumar Gala * Miscellaneous configurable options 599129ba616SKumar Gala */ 6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 601129ba616SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 6025be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 6036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 604129ba616SKumar Gala #if defined(CONFIG_CMD_KGDB) 6056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 606129ba616SKumar Gala #else 6076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 608129ba616SKumar Gala #endif 6096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 6106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 6116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 612129ba616SKumar Gala 613129ba616SKumar Gala /* 614129ba616SKumar Gala * For booting Linux, the board info and command line data 615a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 616129ba616SKumar Gala * the maximum mapped by the Linux kernel during initialization. 617129ba616SKumar Gala */ 618a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 619a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 620129ba616SKumar Gala 621129ba616SKumar Gala #if defined(CONFIG_CMD_KGDB) 622129ba616SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 623129ba616SKumar Gala #endif 624129ba616SKumar Gala 625129ba616SKumar Gala /* 626129ba616SKumar Gala * Environment Configuration 627129ba616SKumar Gala */ 628129ba616SKumar Gala #if defined(CONFIG_TSEC_ENET) 629129ba616SKumar Gala #define CONFIG_HAS_ETH0 630129ba616SKumar Gala #define CONFIG_HAS_ETH1 631129ba616SKumar Gala #define CONFIG_HAS_ETH2 632129ba616SKumar Gala #define CONFIG_HAS_ETH3 633129ba616SKumar Gala #endif 634129ba616SKumar Gala 635129ba616SKumar Gala #define CONFIG_IPADDR 192.168.1.254 636129ba616SKumar Gala 637129ba616SKumar Gala #define CONFIG_HOSTNAME unknown 6388b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 639b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 640129ba616SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 641129ba616SKumar Gala 642129ba616SKumar Gala #define CONFIG_SERVERIP 192.168.1.1 643129ba616SKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1 644129ba616SKumar Gala #define CONFIG_NETMASK 255.255.255.0 645129ba616SKumar Gala 646129ba616SKumar Gala /* default location for tftp and bootm */ 647129ba616SKumar Gala #define CONFIG_LOADADDR 1000000 648129ba616SKumar Gala 649129ba616SKumar Gala #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 650129ba616SKumar Gala 651129ba616SKumar Gala #define CONFIG_BAUDRATE 115200 652129ba616SKumar Gala 653129ba616SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 654238e1467SHongtao Jia "hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0" \ 655129ba616SKumar Gala "netdev=eth0\0" \ 6565368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 657129ba616SKumar Gala "tftpflash=tftpboot $loadaddr $uboot; " \ 6585368c55dSMarek Vasut "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 6595368c55dSMarek Vasut " +$filesize; " \ 6605368c55dSMarek Vasut "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 6615368c55dSMarek Vasut " +$filesize; " \ 6625368c55dSMarek Vasut "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 6635368c55dSMarek Vasut " $filesize; " \ 6645368c55dSMarek Vasut "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 6655368c55dSMarek Vasut " +$filesize; " \ 6665368c55dSMarek Vasut "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 6675368c55dSMarek Vasut " $filesize\0" \ 668129ba616SKumar Gala "consoledev=ttyS0\0" \ 669129ba616SKumar Gala "ramdiskaddr=2000000\0" \ 670129ba616SKumar Gala "ramdiskfile=8572ds/ramdisk.uboot\0" \ 671*b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 672129ba616SKumar Gala "fdtfile=8572ds/mpc8572ds.dtb\0" \ 673129ba616SKumar Gala "bdev=sda3\0" 674129ba616SKumar Gala 675129ba616SKumar Gala #define CONFIG_HDBOOT \ 676129ba616SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 677129ba616SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 678129ba616SKumar Gala "tftp $loadaddr $bootfile;" \ 679129ba616SKumar Gala "tftp $fdtaddr $fdtfile;" \ 680129ba616SKumar Gala "bootm $loadaddr - $fdtaddr" 681129ba616SKumar Gala 682129ba616SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 683129ba616SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 684129ba616SKumar Gala "nfsroot=$serverip:$rootpath " \ 685129ba616SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 686129ba616SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 687129ba616SKumar Gala "tftp $loadaddr $bootfile;" \ 688129ba616SKumar Gala "tftp $fdtaddr $fdtfile;" \ 689129ba616SKumar Gala "bootm $loadaddr - $fdtaddr" 690129ba616SKumar Gala 691129ba616SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 692129ba616SKumar Gala "setenv bootargs root=/dev/ram rw " \ 693129ba616SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 694129ba616SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 695129ba616SKumar Gala "tftp $loadaddr $bootfile;" \ 696129ba616SKumar Gala "tftp $fdtaddr $fdtfile;" \ 697129ba616SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 698129ba616SKumar Gala 699129ba616SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 700129ba616SKumar Gala 701129ba616SKumar Gala #endif /* __CONFIG_H */ 702