xref: /openbmc/u-boot/include/configs/MPC8568MDS.h (revision c59e4091ffe0148398b9e9ff14a019ea038b7432)
167431059SAndy Fleming /*
267431059SAndy Fleming  * Copyright 2004-2007 Freescale Semiconductor.
367431059SAndy Fleming  *
467431059SAndy Fleming  * See file CREDITS for list of people who contributed to this
567431059SAndy Fleming  * project.
667431059SAndy Fleming  *
767431059SAndy Fleming  * This program is free software; you can redistribute it and/or
867431059SAndy Fleming  * modify it under the terms of the GNU General Public License as
967431059SAndy Fleming  * published by the Free Software Foundation; either version 2 of
1067431059SAndy Fleming  * the License, or (at your option) any later version.
1167431059SAndy Fleming  *
1267431059SAndy Fleming  * This program is distributed in the hope that it will be useful,
1367431059SAndy Fleming  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1467431059SAndy Fleming  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1567431059SAndy Fleming  * GNU General Public License for more details.
1667431059SAndy Fleming  *
1767431059SAndy Fleming  * You should have received a copy of the GNU General Public License
1867431059SAndy Fleming  * along with this program; if not, write to the Free Software
1967431059SAndy Fleming  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2067431059SAndy Fleming  * MA 02111-1307 USA
2167431059SAndy Fleming  */
2267431059SAndy Fleming 
2367431059SAndy Fleming /*
2467431059SAndy Fleming  * mpc8568mds board configuration file
2567431059SAndy Fleming  */
2667431059SAndy Fleming #ifndef __CONFIG_H
2767431059SAndy Fleming #define __CONFIG_H
2867431059SAndy Fleming 
2967431059SAndy Fleming /* High Level Configuration Options */
3067431059SAndy Fleming #define CONFIG_BOOKE		1	/* BOOKE */
3167431059SAndy Fleming #define CONFIG_E500			1	/* BOOKE e500 family */
3267431059SAndy Fleming #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48/68 */
3367431059SAndy Fleming #define CONFIG_MPC8568		1	/* MPC8568 specific */
3467431059SAndy Fleming #define CONFIG_MPC8568MDS	1	/* MPC8568MDS board specific */
3567431059SAndy Fleming 
36*c59e4091SHaiying Wang #define CONFIG_PCI
3767431059SAndy Fleming #define CONFIG_TSEC_ENET 		/* tsec ethernet support */
3867431059SAndy Fleming #define CONFIG_ENV_OVERWRITE
3967431059SAndy Fleming #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
4067431059SAndy Fleming #define CONFIG_DDR_DLL			/* possible DLL fix needed */
4167431059SAndy Fleming /*#define CONFIG_DDR_2T_TIMING		 Sets the 2T timing bit */
4267431059SAndy Fleming 
4367431059SAndy Fleming /*#define CONFIG_DDR_ECC*/			/* only for ECC DDR module */
4467431059SAndy Fleming /*#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER*/	/* 	 DDR controller or DMA? */
4567431059SAndy Fleming #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
4667431059SAndy Fleming 
4767431059SAndy Fleming 
4867431059SAndy Fleming /*
4967431059SAndy Fleming  * When initializing flash, if we cannot find the manufacturer ID,
5067431059SAndy Fleming  * assume this is the AMD flash associated with the MDS board.
5167431059SAndy Fleming  * This allows booting from a promjet.
5267431059SAndy Fleming  */
5367431059SAndy Fleming #define CONFIG_ASSUME_AMD_FLASH
5467431059SAndy Fleming 
5567431059SAndy Fleming #define MPC85xx_DDR_SDRAM_CLK_CNTL	/* 85xx has clock control reg */
5667431059SAndy Fleming 
5767431059SAndy Fleming #ifndef __ASSEMBLY__
5867431059SAndy Fleming extern unsigned long get_clock_freq(void);
5967431059SAndy Fleming #endif						  /*Replace a call to get_clock_freq (after it is implemented)*/
6067431059SAndy Fleming #define CONFIG_SYS_CLK_FREQ	66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
6167431059SAndy Fleming 
6267431059SAndy Fleming /*
6367431059SAndy Fleming  * These can be toggled for performance analysis, otherwise use default.
6467431059SAndy Fleming  */
6567431059SAndy Fleming /*#define CONFIG_L2_CACHE*/		    	    /* toggle L2 cache 	*/
6667431059SAndy Fleming #define CONFIG_BTB						/* toggle branch predition */
6767431059SAndy Fleming #define CONFIG_ADDR_STREAMING		    /* toggle addr streaming   */
6867431059SAndy Fleming 
6967431059SAndy Fleming /*
7067431059SAndy Fleming  * Only possible on E500 Version 2 or newer cores.
7167431059SAndy Fleming  */
7267431059SAndy Fleming #define CONFIG_ENABLE_36BIT_PHYS	1
7367431059SAndy Fleming 
7467431059SAndy Fleming 
7567431059SAndy Fleming #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
7667431059SAndy Fleming 
7767431059SAndy Fleming #undef	CFG_DRAM_TEST			/* memory test, takes time */
7867431059SAndy Fleming #define CFG_MEMTEST_START	0x00200000	/* memtest works on */
7967431059SAndy Fleming #define CFG_MEMTEST_END		0x00400000
8067431059SAndy Fleming 
8167431059SAndy Fleming /*
8267431059SAndy Fleming  * Base addresses -- Note these are effective addresses where the
8367431059SAndy Fleming  * actual resources get mapped (not physical addresses)
8467431059SAndy Fleming  */
8567431059SAndy Fleming #define CFG_CCSRBAR_DEFAULT 	0xff700000	/* CCSRBAR Default */
8667431059SAndy Fleming #define CFG_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
8767431059SAndy Fleming #define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */
8867431059SAndy Fleming 
8967431059SAndy Fleming /*
9067431059SAndy Fleming  * DDR Setup
9167431059SAndy Fleming  */
9267431059SAndy Fleming #define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
9367431059SAndy Fleming #define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
9467431059SAndy Fleming 
9567431059SAndy Fleming #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
9667431059SAndy Fleming 
9767431059SAndy Fleming /*
9867431059SAndy Fleming  * Make sure required options are set
9967431059SAndy Fleming  */
10067431059SAndy Fleming #ifndef CONFIG_SPD_EEPROM
10167431059SAndy Fleming #error ("CONFIG_SPD_EEPROM is required")
10267431059SAndy Fleming #endif
10367431059SAndy Fleming 
10467431059SAndy Fleming #undef CONFIG_CLOCKS_IN_MHZ
10567431059SAndy Fleming 
10667431059SAndy Fleming 
10767431059SAndy Fleming /*
10867431059SAndy Fleming  * Local Bus Definitions
10967431059SAndy Fleming  */
11067431059SAndy Fleming 
11167431059SAndy Fleming /*
11267431059SAndy Fleming  * FLASH on the Local Bus
11367431059SAndy Fleming  * Two banks, 8M each, using the CFI driver.
11467431059SAndy Fleming  * Boot from BR0/OR0 bank at 0xff00_0000
11567431059SAndy Fleming  * Alternate BR1/OR1 bank at 0xff80_0000
11667431059SAndy Fleming  *
11767431059SAndy Fleming  * BR0, BR1:
11867431059SAndy Fleming  *    Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
11967431059SAndy Fleming  *    Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
12067431059SAndy Fleming  *    Port Size = 16 bits = BRx[19:20] = 10
12167431059SAndy Fleming  *    Use GPCM = BRx[24:26] = 000
12267431059SAndy Fleming  *    Valid = BRx[31] = 1
12367431059SAndy Fleming  *
12467431059SAndy Fleming  * 0    4    8    12   16   20   24   28
12567431059SAndy Fleming  * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001    BR0
12667431059SAndy Fleming  * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001    BR1
12767431059SAndy Fleming  *
12867431059SAndy Fleming  * OR0, OR1:
12967431059SAndy Fleming  *    Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
13067431059SAndy Fleming  *    Reserved ORx[17:18] = 11, confusion here?
13167431059SAndy Fleming  *    CSNT = ORx[20] = 1
13267431059SAndy Fleming  *    ACS = half cycle delay = ORx[21:22] = 11
13367431059SAndy Fleming  *    SCY = 6 = ORx[24:27] = 0110
13467431059SAndy Fleming  *    TRLX = use relaxed timing = ORx[29] = 1
13567431059SAndy Fleming  *    EAD = use external address latch delay = OR[31] = 1
13667431059SAndy Fleming  *
13767431059SAndy Fleming  * 0    4    8    12   16   20   24   28
13867431059SAndy Fleming  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65    ORx
13967431059SAndy Fleming  */
14067431059SAndy Fleming #define CFG_BCSR_BASE		0xf8000000
14167431059SAndy Fleming 
14267431059SAndy Fleming #define CFG_FLASH_BASE		0xfe000000	/* start of FLASH 32M */
14367431059SAndy Fleming 
14467431059SAndy Fleming /*Chip select 0 - Flash*/
14567431059SAndy Fleming #define CFG_BR0_PRELIM		0xfe001001
14667431059SAndy Fleming #define	CFG_OR0_PRELIM		0xfe006ff7
14767431059SAndy Fleming 
14867431059SAndy Fleming /*Chip slelect 1 - BCSR*/
14967431059SAndy Fleming #define CFG_BR1_PRELIM		0xf8000801
15067431059SAndy Fleming #define	CFG_OR1_PRELIM		0xffffe9f7
15167431059SAndy Fleming 
1522f15278cSWolfgang Denk /*#define CFG_FLASH_BANKS_LIST	{0xff800000, CFG_FLASH_BASE} */
15367431059SAndy Fleming #define CFG_MAX_FLASH_BANKS		1		/* number of banks */
15467431059SAndy Fleming #define CFG_MAX_FLASH_SECT		512		/* sectors per device */
15567431059SAndy Fleming #undef	CFG_FLASH_CHECKSUM
15667431059SAndy Fleming #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
15767431059SAndy Fleming #define CFG_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
15867431059SAndy Fleming 
15967431059SAndy Fleming #define CFG_MONITOR_BASE    	TEXT_BASE	/* start of monitor */
16067431059SAndy Fleming 
16167431059SAndy Fleming #define CFG_FLASH_CFI_DRIVER
16267431059SAndy Fleming #define CFG_FLASH_CFI
16367431059SAndy Fleming #define CFG_FLASH_EMPTY_INFO
16467431059SAndy Fleming 
16567431059SAndy Fleming 
16667431059SAndy Fleming /*
16767431059SAndy Fleming  * SDRAM on the LocalBus
16867431059SAndy Fleming  */
16967431059SAndy Fleming #define CFG_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM	 */
17067431059SAndy Fleming #define CFG_LBC_SDRAM_SIZE	64			/* LBC SDRAM is 64MB */
17167431059SAndy Fleming 
17267431059SAndy Fleming 
17367431059SAndy Fleming /*Chip select 2 - SDRAM*/
17467431059SAndy Fleming #define CFG_BR2_PRELIM      0xf0001861
17567431059SAndy Fleming #define CFG_OR2_PRELIM		0xfc006901
17667431059SAndy Fleming 
17767431059SAndy Fleming #define CFG_LBC_LCRR		0x00030004    	/* LB clock ratio reg */
17867431059SAndy Fleming #define CFG_LBC_LBCR		0x00000000    	/* LB config reg */
17967431059SAndy Fleming #define CFG_LBC_LSRT		0x20000000  	/* LB sdram refresh timer */
18067431059SAndy Fleming #define CFG_LBC_MRTPR		0x00000000  	/* LB refresh timer prescal*/
18167431059SAndy Fleming 
18267431059SAndy Fleming /*
18367431059SAndy Fleming  * LSDMR masks
18467431059SAndy Fleming  */
18567431059SAndy Fleming #define CFG_LBC_LSDMR_RFEN	(1 << (31 -  1))
18667431059SAndy Fleming #define CFG_LBC_LSDMR_BSMA1516	(3 << (31 - 10))
18767431059SAndy Fleming #define CFG_LBC_LSDMR_BSMA1617	(4 << (31 - 10))
18867431059SAndy Fleming #define CFG_LBC_LSDMR_RFCR16	(7 << (31 - 16))
18967431059SAndy Fleming #define CFG_LBC_LSDMR_PRETOACT7	(7 << (31 - 19))
19067431059SAndy Fleming #define CFG_LBC_LSDMR_ACTTORW7	(7 << (31 - 22))
19167431059SAndy Fleming #define CFG_LBC_LSDMR_ACTTORW6	(6 << (31 - 22))
19267431059SAndy Fleming #define CFG_LBC_LSDMR_BL8	(1 << (31 - 23))
19367431059SAndy Fleming #define CFG_LBC_LSDMR_WRC4	(0 << (31 - 27))
19467431059SAndy Fleming #define CFG_LBC_LSDMR_CL3	(3 << (31 - 31))
19567431059SAndy Fleming 
19667431059SAndy Fleming #define CFG_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4))
19767431059SAndy Fleming #define CFG_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4))
19867431059SAndy Fleming #define CFG_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4))
19967431059SAndy Fleming #define CFG_LBC_LSDMR_OP_MRW	(3 << (31 - 4))
20067431059SAndy Fleming #define CFG_LBC_LSDMR_OP_PRECH	(4 << (31 - 4))
20167431059SAndy Fleming #define CFG_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4))
20267431059SAndy Fleming #define CFG_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4))
20367431059SAndy Fleming #define CFG_LBC_LSDMR_OP_RWINV	(7 << (31 - 4))
20467431059SAndy Fleming 
20567431059SAndy Fleming /*
20667431059SAndy Fleming  * Common settings for all Local Bus SDRAM commands.
20767431059SAndy Fleming  * At run time, either BSMA1516 (for CPU 1.1)
20867431059SAndy Fleming  *                  or BSMA1617 (for CPU 1.0) (old)
20967431059SAndy Fleming  * is OR'ed in too.
21067431059SAndy Fleming  */
21167431059SAndy Fleming #define CFG_LBC_LSDMR_COMMON	( CFG_LBC_LSDMR_RFCR16		\
21267431059SAndy Fleming 				| CFG_LBC_LSDMR_PRETOACT7	\
21367431059SAndy Fleming 				| CFG_LBC_LSDMR_ACTTORW7	\
21467431059SAndy Fleming 				| CFG_LBC_LSDMR_BL8		\
21567431059SAndy Fleming 				| CFG_LBC_LSDMR_WRC4		\
21667431059SAndy Fleming 				| CFG_LBC_LSDMR_CL3		\
21767431059SAndy Fleming 				| CFG_LBC_LSDMR_RFEN		\
21867431059SAndy Fleming 				)
21967431059SAndy Fleming 
22067431059SAndy Fleming /*
22167431059SAndy Fleming  * The bcsr registers are connected to CS3 on MDS.
22267431059SAndy Fleming  * The new memory map places bcsr at 0xf8000000.
22367431059SAndy Fleming  *
22467431059SAndy Fleming  * For BR3, need:
22567431059SAndy Fleming  *    Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
22667431059SAndy Fleming  *    port-size = 8-bits  = BR[19:20] = 01
22767431059SAndy Fleming  *    no parity checking  = BR[21:22] = 00
22867431059SAndy Fleming  *    GPMC for MSEL       = BR[24:26] = 000
22967431059SAndy Fleming  *    Valid               = BR[31]    = 1
23067431059SAndy Fleming  *
23167431059SAndy Fleming  * 0    4    8    12   16   20   24   28
23267431059SAndy Fleming  * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
23367431059SAndy Fleming  *
23467431059SAndy Fleming  * For OR3, need:
23567431059SAndy Fleming  *    1 MB mask for AM,   OR[0:16]  = 1111 1111 1111 0000 0
23667431059SAndy Fleming  *    disable buffer ctrl OR[19]    = 0
23767431059SAndy Fleming  *    CSNT                OR[20]    = 1
23867431059SAndy Fleming  *    ACS                 OR[21:22] = 11
23967431059SAndy Fleming  *    XACS                OR[23]    = 1
24067431059SAndy Fleming  *    SCY 15 wait states  OR[24:27] = 1111	max is suboptimal but safe
24167431059SAndy Fleming  *    SETA                OR[28]    = 0
24267431059SAndy Fleming  *    TRLX                OR[29]    = 1
24367431059SAndy Fleming  *    EHTR                OR[30]    = 1
24467431059SAndy Fleming  *    EAD extra time      OR[31]    = 1
24567431059SAndy Fleming  *
24667431059SAndy Fleming  * 0    4    8    12   16   20   24   28
24767431059SAndy Fleming  * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
24867431059SAndy Fleming  */
24967431059SAndy Fleming #define CFG_BCSR (0xf8000000)
25067431059SAndy Fleming 
25167431059SAndy Fleming /*Chip slelect 4 - PIB*/
25267431059SAndy Fleming #define CFG_BR4_PRELIM   0xf8008801
25367431059SAndy Fleming #define CFG_OR4_PRELIM   0xffffe9f7
25467431059SAndy Fleming 
25567431059SAndy Fleming /*Chip select 5 - PIB*/
25667431059SAndy Fleming #define CFG_BR5_PRELIM	 0xf8010801
25767431059SAndy Fleming #define CFG_OR5_PRELIM	 0xffff69f7
25867431059SAndy Fleming 
25967431059SAndy Fleming #define CONFIG_L1_INIT_RAM
26067431059SAndy Fleming #define CFG_INIT_RAM_LOCK 	1
26167431059SAndy Fleming #define CFG_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
26267431059SAndy Fleming #define CFG_INIT_RAM_END    	0x4000	    /* End of used area in RAM */
26367431059SAndy Fleming 
26467431059SAndy Fleming #define CFG_GBL_DATA_SIZE  	128	    /* num bytes initial data */
26567431059SAndy Fleming #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
26667431059SAndy Fleming #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
26767431059SAndy Fleming 
26867431059SAndy Fleming #define CFG_MONITOR_LEN	    	(256 * 1024) /* Reserve 256 kB for Mon */
26967431059SAndy Fleming #define CFG_MALLOC_LEN	    	(128 * 1024)	/* Reserved for malloc */
27067431059SAndy Fleming 
27167431059SAndy Fleming /* Serial Port */
27267431059SAndy Fleming #define CONFIG_CONS_INDEX		1
27367431059SAndy Fleming #undef	CONFIG_SERIAL_SOFTWARE_FIFO
27467431059SAndy Fleming #define CFG_NS16550
27567431059SAndy Fleming #define CFG_NS16550_SERIAL
27667431059SAndy Fleming #define CFG_NS16550_REG_SIZE    1
27767431059SAndy Fleming #define CFG_NS16550_CLK		get_bus_freq(0)
27867431059SAndy Fleming 
27967431059SAndy Fleming #define CFG_BAUDRATE_TABLE  \
28067431059SAndy Fleming 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
28167431059SAndy Fleming 
28267431059SAndy Fleming #define CFG_NS16550_COM1        (CFG_CCSRBAR+0x4500)
28367431059SAndy Fleming #define CFG_NS16550_COM2        (CFG_CCSRBAR+0x4600)
28467431059SAndy Fleming 
28567431059SAndy Fleming /* Use the HUSH parser*/
28667431059SAndy Fleming #define CFG_HUSH_PARSER
28767431059SAndy Fleming #ifdef  CFG_HUSH_PARSER
28867431059SAndy Fleming #define CFG_PROMPT_HUSH_PS2 "> "
28967431059SAndy Fleming #endif
29067431059SAndy Fleming 
29167431059SAndy Fleming /* pass open firmware flat tree */
29267431059SAndy Fleming #define CONFIG_OF_FLAT_TREE	1
29367431059SAndy Fleming #define CONFIG_OF_BOARD_SETUP	1
29467431059SAndy Fleming 
29567431059SAndy Fleming /* maximum size of the flat tree (8K) */
29667431059SAndy Fleming #define OF_FLAT_TREE_MAX_SIZE	8192
29767431059SAndy Fleming 
29867431059SAndy Fleming #define OF_CPU			"PowerPC,8568@0"
29967431059SAndy Fleming #define OF_SOC			"soc8568@e0000000"
30067431059SAndy Fleming #define OF_TBCLK		(bd->bi_busfreq / 8)
30167431059SAndy Fleming #define OF_STDOUT_PATH		"/soc8568@e0000000/serial@4600"
30267431059SAndy Fleming 
30367431059SAndy Fleming /*
30467431059SAndy Fleming  * I2C
30567431059SAndy Fleming  */
30667431059SAndy Fleming #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
30767431059SAndy Fleming #define CONFIG_HARD_I2C		/* I2C with hardware support*/
30867431059SAndy Fleming #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
309*c59e4091SHaiying Wang #define CONFIG_I2C_MULTI_BUS
310*c59e4091SHaiying Wang #define CONFIG_I2C_CMD_TREE
31167431059SAndy Fleming #define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
312*c59e4091SHaiying Wang #define CFG_I2C_EEPROM_ADDR	0x52
31367431059SAndy Fleming #define CFG_I2C_SLAVE		0x7F
314*c59e4091SHaiying Wang #define CFG_I2C_NOPROBES        {0,0x69}	/* Don't probe these addrs */
31567431059SAndy Fleming #define CFG_I2C_OFFSET		0x3000
316*c59e4091SHaiying Wang #define CFG_I2C2_OFFSET		0x3100
31767431059SAndy Fleming 
31867431059SAndy Fleming /*
31967431059SAndy Fleming  * General PCI
32067431059SAndy Fleming  * Memory Addresses are mapped 1-1. I/O is mapped from 0
32167431059SAndy Fleming  */
32267431059SAndy Fleming #define CFG_PCI1_MEM_BASE	0x80000000
32367431059SAndy Fleming #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
324*c59e4091SHaiying Wang #define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M */
32567431059SAndy Fleming #define CFG_PCI1_IO_BASE	0x00000000
32667431059SAndy Fleming #define CFG_PCI1_IO_PHYS	0xe2000000
32767431059SAndy Fleming #define CFG_PCI1_IO_SIZE	0x00800000	/* 8M */
32867431059SAndy Fleming 
32967431059SAndy Fleming #define CFG_PEX_MEM_BASE	0xa0000000
33067431059SAndy Fleming #define CFG_PEX_MEM_PHYS	CFG_PEX_MEM_BASE
33167431059SAndy Fleming #define CFG_PEX_MEM_SIZE	0x10000000	/* 256M */
33267431059SAndy Fleming #define CFG_PEX_IO_BASE		0x00000000
33367431059SAndy Fleming #define CFG_PEX_IO_PHYS		0xe2800000
33467431059SAndy Fleming #define CFG_PEX_IO_SIZE		0x00800000	/* 8M */
33567431059SAndy Fleming 
33667431059SAndy Fleming #define CFG_SRIO_MEM_BASE	0xc0000000
33767431059SAndy Fleming 
33867431059SAndy Fleming #if defined(CONFIG_PCI)
33967431059SAndy Fleming 
34067431059SAndy Fleming #define CONFIG_NET_MULTI
34167431059SAndy Fleming #define CONFIG_PCI_PNP	               	/* do pci plug-and-play */
34267431059SAndy Fleming 
34367431059SAndy Fleming #undef CONFIG_EEPRO100
34467431059SAndy Fleming #undef CONFIG_TULIP
34567431059SAndy Fleming 
34667431059SAndy Fleming #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
34767431059SAndy Fleming #define CFG_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
34867431059SAndy Fleming 
34967431059SAndy Fleming #endif	/* CONFIG_PCI */
35067431059SAndy Fleming 
35167431059SAndy Fleming 
35267431059SAndy Fleming #if defined(CONFIG_TSEC_ENET)
35367431059SAndy Fleming 
35467431059SAndy Fleming #ifndef CONFIG_NET_MULTI
35567431059SAndy Fleming #define CONFIG_NET_MULTI 	1
35667431059SAndy Fleming #endif
35767431059SAndy Fleming 
35867431059SAndy Fleming #define CONFIG_MII		1	/* MII PHY management */
359255a3577SKim Phillips #define CONFIG_TSEC1	1
360255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC0"
361255a3577SKim Phillips #define CONFIG_TSEC2	1
362255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"eTSEC1"
363255a3577SKim Phillips #undef  CONFIG_TSEC3
364255a3577SKim Phillips #undef  CONFIG_TSEC4
36567431059SAndy Fleming #undef  CONFIG_MPC85XX_FEC
36667431059SAndy Fleming 
36767431059SAndy Fleming #define TSEC1_PHY_ADDR		2
36867431059SAndy Fleming #define TSEC2_PHY_ADDR		3
36967431059SAndy Fleming 
37067431059SAndy Fleming #define TSEC1_PHYIDX		0
37167431059SAndy Fleming #define TSEC2_PHYIDX		0
37267431059SAndy Fleming 
37367431059SAndy Fleming /* Options are: eTSEC[0-3] */
37467431059SAndy Fleming #define CONFIG_ETHPRIME		"eTSEC0"
37567431059SAndy Fleming 
37667431059SAndy Fleming #endif	/* CONFIG_TSEC_ENET */
37767431059SAndy Fleming 
37867431059SAndy Fleming /*
37967431059SAndy Fleming  * Environment
38067431059SAndy Fleming  */
38167431059SAndy Fleming #define CFG_ENV_IS_IN_FLASH	1
38267431059SAndy Fleming #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
38367431059SAndy Fleming #define CFG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
38467431059SAndy Fleming #define CFG_ENV_SIZE		0x2000
38567431059SAndy Fleming 
38667431059SAndy Fleming #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
38767431059SAndy Fleming #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
38867431059SAndy Fleming 
3892835e518SJon Loeliger 
3902835e518SJon Loeliger /*
391079a136cSJon Loeliger  * BOOTP options
392079a136cSJon Loeliger  */
393079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
394079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTPATH
395079a136cSJon Loeliger #define CONFIG_BOOTP_GATEWAY
396079a136cSJon Loeliger #define CONFIG_BOOTP_HOSTNAME
397079a136cSJon Loeliger 
398079a136cSJon Loeliger 
399079a136cSJon Loeliger /*
4002835e518SJon Loeliger  * Command line configuration.
4012835e518SJon Loeliger  */
4022835e518SJon Loeliger #include <config_cmd_default.h>
4032835e518SJon Loeliger 
4042835e518SJon Loeliger #define CONFIG_CMD_PING
4052835e518SJon Loeliger #define CONFIG_CMD_I2C
4062835e518SJon Loeliger #define CONFIG_CMD_MII
4072835e518SJon Loeliger 
40867431059SAndy Fleming #if defined(CONFIG_PCI)
4092835e518SJon Loeliger     #define CONFIG_CMD_PCI
41067431059SAndy Fleming #endif
4112835e518SJon Loeliger 
41267431059SAndy Fleming 
41367431059SAndy Fleming #undef CONFIG_WATCHDOG			/* watchdog disabled */
41467431059SAndy Fleming 
41567431059SAndy Fleming /*
41667431059SAndy Fleming  * Miscellaneous configurable options
41767431059SAndy Fleming  */
41867431059SAndy Fleming #define CFG_LONGHELP			/* undef to save memory	*/
41967431059SAndy Fleming #define CFG_LOAD_ADDR	0x2000000	/* default load address */
42067431059SAndy Fleming #define CFG_PROMPT	"=> "		/* Monitor Command Prompt */
4212835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
42267431059SAndy Fleming #define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
42367431059SAndy Fleming #else
42467431059SAndy Fleming #define CFG_CBSIZE	256			/* Console I/O Buffer Size */
42567431059SAndy Fleming #endif
42667431059SAndy Fleming #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
42767431059SAndy Fleming #define CFG_MAXARGS	16		/* max number of command args */
42867431059SAndy Fleming #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
42967431059SAndy Fleming #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
43067431059SAndy Fleming 
43167431059SAndy Fleming /*
43267431059SAndy Fleming  * For booting Linux, the board info and command line data
43367431059SAndy Fleming  * have to be in the first 8 MB of memory, since this is
43467431059SAndy Fleming  * the maximum mapped by the Linux kernel during initialization.
43567431059SAndy Fleming  */
43667431059SAndy Fleming #define CFG_BOOTMAPSZ	(8 << 20) 	/* Initial Memory map for Linux*/
43767431059SAndy Fleming 
43867431059SAndy Fleming /* Cache Configuration */
43967431059SAndy Fleming #define CFG_DCACHE_SIZE	32768
44067431059SAndy Fleming #define CFG_CACHELINE_SIZE	32
4412835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
44267431059SAndy Fleming #define CFG_CACHELINE_SHIFT	5	/*log base 2 of the above value*/
44367431059SAndy Fleming #endif
44467431059SAndy Fleming 
44567431059SAndy Fleming /*
44667431059SAndy Fleming  * Internal Definitions
44767431059SAndy Fleming  *
44867431059SAndy Fleming  * Boot Flags
44967431059SAndy Fleming  */
45067431059SAndy Fleming #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
45167431059SAndy Fleming #define BOOTFLAG_WARM	0x02		/* Software reboot */
45267431059SAndy Fleming 
4532835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
45467431059SAndy Fleming #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
45567431059SAndy Fleming #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
45667431059SAndy Fleming #endif
45767431059SAndy Fleming 
45867431059SAndy Fleming /*
45967431059SAndy Fleming  * Environment Configuration
46067431059SAndy Fleming  */
46167431059SAndy Fleming 
46267431059SAndy Fleming /* The mac addresses for all ethernet interface */
46367431059SAndy Fleming #if defined(CONFIG_TSEC_ENET)
46467431059SAndy Fleming #define CONFIG_ETHADDR   00:E0:0C:00:00:FD
46567431059SAndy Fleming #define CONFIG_HAS_ETH1
46667431059SAndy Fleming #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
46767431059SAndy Fleming #define CONFIG_HAS_ETH2
46867431059SAndy Fleming #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
46967431059SAndy Fleming #endif
47067431059SAndy Fleming 
47167431059SAndy Fleming #define CONFIG_IPADDR    192.168.1.253
47267431059SAndy Fleming 
47367431059SAndy Fleming #define CONFIG_HOSTNAME  unknown
47467431059SAndy Fleming #define CONFIG_ROOTPATH  /nfsroot
47567431059SAndy Fleming #define CONFIG_BOOTFILE  your.uImage
47667431059SAndy Fleming 
47767431059SAndy Fleming #define CONFIG_SERVERIP  192.168.1.1
47867431059SAndy Fleming #define CONFIG_GATEWAYIP 192.168.1.1
47967431059SAndy Fleming #define CONFIG_NETMASK   255.255.255.0
48067431059SAndy Fleming 
48167431059SAndy Fleming #define CONFIG_LOADADDR  200000   /*default location for tftp and bootm*/
48267431059SAndy Fleming 
48367431059SAndy Fleming #define CONFIG_BOOTDELAY 10       /* -1 disables auto-boot */
48467431059SAndy Fleming #undef  CONFIG_BOOTARGS           /* the boot command will set bootargs*/
48567431059SAndy Fleming 
48667431059SAndy Fleming #define CONFIG_BAUDRATE	115200
48767431059SAndy Fleming 
48867431059SAndy Fleming #define	CONFIG_EXTRA_ENV_SETTINGS				        \
48967431059SAndy Fleming    "netdev=eth0\0"                                                      \
49067431059SAndy Fleming    "consoledev=ttyS0\0"                                                 \
49167431059SAndy Fleming    "ramdiskaddr=600000\0"                                               \
49267431059SAndy Fleming    "ramdiskfile=your.ramdisk.u-boot\0"					\
49367431059SAndy Fleming    "fdtaddr=400000\0"							\
49467431059SAndy Fleming    "fdtfile=your.fdt.dtb\0"						\
49567431059SAndy Fleming    "nfsargs=setenv bootargs root=/dev/nfs rw "				\
49667431059SAndy Fleming       "nfsroot=$serverip:$rootpath "					\
49767431059SAndy Fleming       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
49867431059SAndy Fleming       "console=$consoledev,$baudrate $othbootargs\0"			\
49967431059SAndy Fleming    "ramargs=setenv bootargs root=/dev/ram rw "				\
50067431059SAndy Fleming       "console=$consoledev,$baudrate $othbootargs\0"			\
50167431059SAndy Fleming 
50267431059SAndy Fleming 
50367431059SAndy Fleming #define CONFIG_NFSBOOTCOMMAND	                                        \
50467431059SAndy Fleming    "run nfsargs;"							\
50567431059SAndy Fleming    "tftp $loadaddr $bootfile;"                                          \
50667431059SAndy Fleming    "tftp $fdtaddr $fdtfile;"						\
50767431059SAndy Fleming    "bootm $loadaddr - $fdtaddr"
50867431059SAndy Fleming 
50967431059SAndy Fleming 
51067431059SAndy Fleming #define CONFIG_RAMBOOTCOMMAND \
51167431059SAndy Fleming    "run ramargs;"							\
51267431059SAndy Fleming    "tftp $ramdiskaddr $ramdiskfile;"                                    \
51367431059SAndy Fleming    "tftp $loadaddr $bootfile;"                                          \
51467431059SAndy Fleming    "bootm $loadaddr $ramdiskaddr"
51567431059SAndy Fleming 
51667431059SAndy Fleming #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
51767431059SAndy Fleming 
51867431059SAndy Fleming #endif	/* __CONFIG_H */
519