167431059SAndy Fleming /* 267431059SAndy Fleming * Copyright 2004-2007 Freescale Semiconductor. 367431059SAndy Fleming * 467431059SAndy Fleming * See file CREDITS for list of people who contributed to this 567431059SAndy Fleming * project. 667431059SAndy Fleming * 767431059SAndy Fleming * This program is free software; you can redistribute it and/or 867431059SAndy Fleming * modify it under the terms of the GNU General Public License as 967431059SAndy Fleming * published by the Free Software Foundation; either version 2 of 1067431059SAndy Fleming * the License, or (at your option) any later version. 1167431059SAndy Fleming * 1267431059SAndy Fleming * This program is distributed in the hope that it will be useful, 1367431059SAndy Fleming * but WITHOUT ANY WARRANTY; without even the implied warranty of 1467431059SAndy Fleming * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1567431059SAndy Fleming * GNU General Public License for more details. 1667431059SAndy Fleming * 1767431059SAndy Fleming * You should have received a copy of the GNU General Public License 1867431059SAndy Fleming * along with this program; if not, write to the Free Software 1967431059SAndy Fleming * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2067431059SAndy Fleming * MA 02111-1307 USA 2167431059SAndy Fleming */ 2267431059SAndy Fleming 2367431059SAndy Fleming /* 2467431059SAndy Fleming * mpc8568mds board configuration file 2567431059SAndy Fleming */ 2667431059SAndy Fleming #ifndef __CONFIG_H 2767431059SAndy Fleming #define __CONFIG_H 2867431059SAndy Fleming 2967431059SAndy Fleming /* High Level Configuration Options */ 3067431059SAndy Fleming #define CONFIG_BOOKE 1 /* BOOKE */ 3167431059SAndy Fleming #define CONFIG_E500 1 /* BOOKE e500 family */ 3267431059SAndy Fleming #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */ 3367431059SAndy Fleming #define CONFIG_MPC8568 1 /* MPC8568 specific */ 3467431059SAndy Fleming #define CONFIG_MPC8568MDS 1 /* MPC8568MDS board specific */ 3567431059SAndy Fleming 361563f56eSHaiying Wang #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 371563f56eSHaiying Wang #define CONFIG_PCI1 1 /* PCI controller */ 381563f56eSHaiying Wang #define CONFIG_PCIE1 1 /* PCIE controller */ 391563f56eSHaiying Wang #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ 408ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 410151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 4267431059SAndy Fleming #define CONFIG_TSEC_ENET /* tsec ethernet support */ 43b96c83d4SAndy Fleming #define CONFIG_QE /* Enable QE */ 4467431059SAndy Fleming #define CONFIG_ENV_OVERWRITE 454d3521ccSKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 4667431059SAndy Fleming 4767431059SAndy Fleming /* 4867431059SAndy Fleming * When initializing flash, if we cannot find the manufacturer ID, 4967431059SAndy Fleming * assume this is the AMD flash associated with the MDS board. 5067431059SAndy Fleming * This allows booting from a promjet. 5167431059SAndy Fleming */ 5267431059SAndy Fleming #define CONFIG_ASSUME_AMD_FLASH 5367431059SAndy Fleming 5467431059SAndy Fleming #ifndef __ASSEMBLY__ 5567431059SAndy Fleming extern unsigned long get_clock_freq(void); 5667431059SAndy Fleming #endif /*Replace a call to get_clock_freq (after it is implemented)*/ 5767431059SAndy Fleming #define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */ 5867431059SAndy Fleming 5967431059SAndy Fleming /* 6067431059SAndy Fleming * These can be toggled for performance analysis, otherwise use default. 6167431059SAndy Fleming */ 627a1ac419SHaiying Wang #define CONFIG_L2_CACHE /* toggle L2 cache */ 6367431059SAndy Fleming #define CONFIG_BTB /* toggle branch predition */ 6467431059SAndy Fleming 6567431059SAndy Fleming /* 6667431059SAndy Fleming * Only possible on E500 Version 2 or newer cores. 6767431059SAndy Fleming */ 6867431059SAndy Fleming #define CONFIG_ENABLE_36BIT_PHYS 1 6967431059SAndy Fleming 7067431059SAndy Fleming 7167431059SAndy Fleming #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 7267431059SAndy Fleming 736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 7567431059SAndy Fleming 7667431059SAndy Fleming /* 7767431059SAndy Fleming * Base addresses -- Note these are effective addresses where the 7867431059SAndy Fleming * actual resources get mapped (not physical addresses) 7967431059SAndy Fleming */ 806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */ 836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 8467431059SAndy Fleming 856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000) 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000) 871563f56eSHaiying Wang 88e6f5b35bSJon Loeliger /* DDR Setup */ 89e6f5b35bSJon Loeliger #define CONFIG_FSL_DDR2 90e6f5b35bSJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 91e6f5b35bSJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 92e6f5b35bSJon Loeliger #define CONFIG_DDR_SPD 93e6f5b35bSJon Loeliger #define CONFIG_DDR_DLL /* possible DLL fix needed */ 949b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 95e6f5b35bSJon Loeliger 96e6f5b35bSJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 97e6f5b35bSJon Loeliger 986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 10067431059SAndy Fleming 101e6f5b35bSJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS 1 102e6f5b35bSJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 103e6f5b35bSJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 10467431059SAndy Fleming 105e6f5b35bSJon Loeliger /* I2C addresses of SPD EEPROMs */ 106e6f5b35bSJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 107e6f5b35bSJon Loeliger 108e6f5b35bSJon Loeliger /* Make sure required options are set */ 10967431059SAndy Fleming #ifndef CONFIG_SPD_EEPROM 11067431059SAndy Fleming #error ("CONFIG_SPD_EEPROM is required") 11167431059SAndy Fleming #endif 11267431059SAndy Fleming 11367431059SAndy Fleming #undef CONFIG_CLOCKS_IN_MHZ 11467431059SAndy Fleming 11567431059SAndy Fleming /* 11667431059SAndy Fleming * Local Bus Definitions 11767431059SAndy Fleming */ 11867431059SAndy Fleming 11967431059SAndy Fleming /* 12067431059SAndy Fleming * FLASH on the Local Bus 12167431059SAndy Fleming * Two banks, 8M each, using the CFI driver. 12267431059SAndy Fleming * Boot from BR0/OR0 bank at 0xff00_0000 12367431059SAndy Fleming * Alternate BR1/OR1 bank at 0xff80_0000 12467431059SAndy Fleming * 12567431059SAndy Fleming * BR0, BR1: 12667431059SAndy Fleming * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 12767431059SAndy Fleming * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 12867431059SAndy Fleming * Port Size = 16 bits = BRx[19:20] = 10 12967431059SAndy Fleming * Use GPCM = BRx[24:26] = 000 13067431059SAndy Fleming * Valid = BRx[31] = 1 13167431059SAndy Fleming * 13267431059SAndy Fleming * 0 4 8 12 16 20 24 28 13367431059SAndy Fleming * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 13467431059SAndy Fleming * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 13567431059SAndy Fleming * 13667431059SAndy Fleming * OR0, OR1: 13767431059SAndy Fleming * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 13867431059SAndy Fleming * Reserved ORx[17:18] = 11, confusion here? 13967431059SAndy Fleming * CSNT = ORx[20] = 1 14067431059SAndy Fleming * ACS = half cycle delay = ORx[21:22] = 11 14167431059SAndy Fleming * SCY = 6 = ORx[24:27] = 0110 14267431059SAndy Fleming * TRLX = use relaxed timing = ORx[29] = 1 14367431059SAndy Fleming * EAD = use external address latch delay = OR[31] = 1 14467431059SAndy Fleming * 14567431059SAndy Fleming * 0 4 8 12 16 20 24 28 14667431059SAndy Fleming * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx 14767431059SAndy Fleming */ 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR_BASE 0xf8000000 14967431059SAndy Fleming 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ 15167431059SAndy Fleming 15267431059SAndy Fleming /*Chip select 0 - Flash*/ 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xfe001001 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xfe006ff7 15567431059SAndy Fleming 15667431059SAndy Fleming /*Chip slelect 1 - BCSR*/ 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xf8000801 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 15967431059SAndy Fleming 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */ 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 16667431059SAndy Fleming 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 16867431059SAndy Fleming 16900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 17267431059SAndy Fleming 17367431059SAndy Fleming 17467431059SAndy Fleming /* 17567431059SAndy Fleming * SDRAM on the LocalBus 17667431059SAndy Fleming */ 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 17967431059SAndy Fleming 18067431059SAndy Fleming 18167431059SAndy Fleming /*Chip select 2 - SDRAM*/ 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 18467431059SAndy Fleming 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 18967431059SAndy Fleming 19067431059SAndy Fleming /* 19167431059SAndy Fleming * LSDMR masks 19267431059SAndy Fleming */ 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFEN (1 << (31 - 1)) 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BL8 (1 << (31 - 23)) 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_WRC4 (0 << (31 - 27)) 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_CL3 (3 << (31 - 31)) 20367431059SAndy Fleming 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 21267431059SAndy Fleming 21367431059SAndy Fleming /* 21467431059SAndy Fleming * Common settings for all Local Bus SDRAM commands. 21567431059SAndy Fleming * At run time, either BSMA1516 (for CPU 1.1) 21667431059SAndy Fleming * or BSMA1617 (for CPU 1.0) (old) 21767431059SAndy Fleming * is OR'ed in too. 21867431059SAndy Fleming */ 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_COMMON ( CONFIG_SYS_LBC_LSDMR_RFCR16 \ 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_PRETOACT7 \ 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_ACTTORW7 \ 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_BL8 \ 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_WRC4 \ 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_CL3 \ 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_RFEN \ 22667431059SAndy Fleming ) 22767431059SAndy Fleming 22867431059SAndy Fleming /* 22967431059SAndy Fleming * The bcsr registers are connected to CS3 on MDS. 23067431059SAndy Fleming * The new memory map places bcsr at 0xf8000000. 23167431059SAndy Fleming * 23267431059SAndy Fleming * For BR3, need: 23367431059SAndy Fleming * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 23467431059SAndy Fleming * port-size = 8-bits = BR[19:20] = 01 23567431059SAndy Fleming * no parity checking = BR[21:22] = 00 23667431059SAndy Fleming * GPMC for MSEL = BR[24:26] = 000 23767431059SAndy Fleming * Valid = BR[31] = 1 23867431059SAndy Fleming * 23967431059SAndy Fleming * 0 4 8 12 16 20 24 28 24067431059SAndy Fleming * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 24167431059SAndy Fleming * 24267431059SAndy Fleming * For OR3, need: 24367431059SAndy Fleming * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 24467431059SAndy Fleming * disable buffer ctrl OR[19] = 0 24567431059SAndy Fleming * CSNT OR[20] = 1 24667431059SAndy Fleming * ACS OR[21:22] = 11 24767431059SAndy Fleming * XACS OR[23] = 1 24867431059SAndy Fleming * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 24967431059SAndy Fleming * SETA OR[28] = 0 25067431059SAndy Fleming * TRLX OR[29] = 1 25167431059SAndy Fleming * EHTR OR[30] = 1 25267431059SAndy Fleming * EAD extra time OR[31] = 1 25367431059SAndy Fleming * 25467431059SAndy Fleming * 0 4 8 12 16 20 24 28 25567431059SAndy Fleming * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 25667431059SAndy Fleming */ 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR (0xf8000000) 25867431059SAndy Fleming 25967431059SAndy Fleming /*Chip slelect 4 - PIB*/ 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM 0xf8008801 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 26267431059SAndy Fleming 26367431059SAndy Fleming /*Chip select 5 - PIB*/ 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM 0xf8010801 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM 0xffff69f7 26667431059SAndy Fleming 2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 27067431059SAndy Fleming 2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 27467431059SAndy Fleming 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 27767431059SAndy Fleming 27867431059SAndy Fleming /* Serial Port */ 27967431059SAndy Fleming #define CONFIG_CONS_INDEX 1 28067431059SAndy Fleming #undef CONFIG_SERIAL_SOFTWARE_FIFO 2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 28567431059SAndy Fleming 2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 28767431059SAndy Fleming {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 28867431059SAndy Fleming 2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 29167431059SAndy Fleming 29267431059SAndy Fleming /* Use the HUSH parser*/ 2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 29667431059SAndy Fleming #endif 29767431059SAndy Fleming 29867431059SAndy Fleming /* pass open firmware flat tree */ 299c480861bSKumar Gala #define CONFIG_OF_LIBFDT 1 30067431059SAndy Fleming #define CONFIG_OF_BOARD_SETUP 1 301c480861bSKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 30267431059SAndy Fleming 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF 1 3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL 1 305e6f5b35bSJon Loeliger 30667431059SAndy Fleming /* 30767431059SAndy Fleming * I2C 30867431059SAndy Fleming */ 30967431059SAndy Fleming #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 31067431059SAndy Fleming #define CONFIG_HARD_I2C /* I2C with hardware support*/ 31167431059SAndy Fleming #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 312c59e4091SHaiying Wang #define CONFIG_I2C_MULTI_BUS 313c59e4091SHaiying Wang #define CONFIG_I2C_CMD_TREE 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 32067431059SAndy Fleming 32167431059SAndy Fleming /* 32267431059SAndy Fleming * General PCI 32367431059SAndy Fleming * Memory Addresses are mapped 1-1. I/O is mapped from 0 32467431059SAndy Fleming */ 32510795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 32610795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 3285f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */ 33167431059SAndy Fleming 33210795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 33310795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS 3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 3355f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 33867431059SAndy Fleming 33910795f42SKumar Gala #define CONFIG_SYS_SRIO_MEM_BUS 0xc0000000 340*a6e04c34SKumar Gala #define CONFIG_SYS_SRIO_MEM_PHYS 0xc0000000 34167431059SAndy Fleming 342da9d4610SAndy Fleming #ifdef CONFIG_QE 343da9d4610SAndy Fleming /* 344da9d4610SAndy Fleming * QE UEC ethernet configuration 345da9d4610SAndy Fleming */ 346da9d4610SAndy Fleming #define CONFIG_UEC_ETH 347da9d4610SAndy Fleming #ifndef CONFIG_TSEC_ENET 348b96c83d4SAndy Fleming #define CONFIG_ETHPRIME "FSL UEC0" 349da9d4610SAndy Fleming #endif 350da9d4610SAndy Fleming #define CONFIG_PHY_MODE_NEED_CHANGE 351da9d4610SAndy Fleming #define CONFIG_eTSEC_MDIO_BUS 352da9d4610SAndy Fleming 353da9d4610SAndy Fleming #ifdef CONFIG_eTSEC_MDIO_BUS 354da9d4610SAndy Fleming #define CONFIG_MIIM_ADDRESS 0xE0024520 355da9d4610SAndy Fleming #endif 356da9d4610SAndy Fleming 357da9d4610SAndy Fleming #define CONFIG_UEC_ETH1 /* GETH1 */ 358da9d4610SAndy Fleming 359da9d4610SAndy Fleming #ifdef CONFIG_UEC_ETH1 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_PHY_ADDR 7 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_INTERFACE_MODE ENET_1000_RGMII_ID 366da9d4610SAndy Fleming #endif 367da9d4610SAndy Fleming 368da9d4610SAndy Fleming #define CONFIG_UEC_ETH2 /* GETH2 */ 369da9d4610SAndy Fleming 370da9d4610SAndy Fleming #ifdef CONFIG_UEC_ETH2 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_PHY_ADDR 1 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_INTERFACE_MODE ENET_1000_RGMII_ID 377da9d4610SAndy Fleming #endif 378da9d4610SAndy Fleming #endif /* CONFIG_QE */ 379da9d4610SAndy Fleming 380f30ad49bSHaiying Wang #if defined(CONFIG_PCI) 381f30ad49bSHaiying Wang 382f30ad49bSHaiying Wang #define CONFIG_NET_MULTI 383f30ad49bSHaiying Wang #define CONFIG_PCI_PNP /* do pci plug-and-play */ 384f30ad49bSHaiying Wang 38567431059SAndy Fleming #undef CONFIG_EEPRO100 38667431059SAndy Fleming #undef CONFIG_TULIP 38767431059SAndy Fleming 38867431059SAndy Fleming #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 39067431059SAndy Fleming 39167431059SAndy Fleming #endif /* CONFIG_PCI */ 39267431059SAndy Fleming 39367431059SAndy Fleming #ifndef CONFIG_NET_MULTI 39467431059SAndy Fleming #define CONFIG_NET_MULTI 1 39567431059SAndy Fleming #endif 39667431059SAndy Fleming 397da9d4610SAndy Fleming #if defined(CONFIG_TSEC_ENET) 398da9d4610SAndy Fleming 39967431059SAndy Fleming #define CONFIG_MII 1 /* MII PHY management */ 400255a3577SKim Phillips #define CONFIG_TSEC1 1 401255a3577SKim Phillips #define CONFIG_TSEC1_NAME "eTSEC0" 402255a3577SKim Phillips #define CONFIG_TSEC2 1 403255a3577SKim Phillips #define CONFIG_TSEC2_NAME "eTSEC1" 40467431059SAndy Fleming 40567431059SAndy Fleming #define TSEC1_PHY_ADDR 2 40667431059SAndy Fleming #define TSEC2_PHY_ADDR 3 40767431059SAndy Fleming 40867431059SAndy Fleming #define TSEC1_PHYIDX 0 40967431059SAndy Fleming #define TSEC2_PHYIDX 0 41067431059SAndy Fleming 4113a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4123a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 4133a79013eSAndy Fleming 414b96c83d4SAndy Fleming /* Options are: eTSEC[0-1] */ 41567431059SAndy Fleming #define CONFIG_ETHPRIME "eTSEC0" 41667431059SAndy Fleming 41767431059SAndy Fleming #endif /* CONFIG_TSEC_ENET */ 41867431059SAndy Fleming 41967431059SAndy Fleming /* 42067431059SAndy Fleming * Environment 42167431059SAndy Fleming */ 4225a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 4240e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 4250e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 42667431059SAndy Fleming 42767431059SAndy Fleming #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 42967431059SAndy Fleming 4302835e518SJon Loeliger 4312835e518SJon Loeliger /* 432079a136cSJon Loeliger * BOOTP options 433079a136cSJon Loeliger */ 434079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 435079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTPATH 436079a136cSJon Loeliger #define CONFIG_BOOTP_GATEWAY 437079a136cSJon Loeliger #define CONFIG_BOOTP_HOSTNAME 438079a136cSJon Loeliger 439079a136cSJon Loeliger 440079a136cSJon Loeliger /* 4412835e518SJon Loeliger * Command line configuration. 4422835e518SJon Loeliger */ 4432835e518SJon Loeliger #include <config_cmd_default.h> 4442835e518SJon Loeliger 4452835e518SJon Loeliger #define CONFIG_CMD_PING 4462835e518SJon Loeliger #define CONFIG_CMD_I2C 4472835e518SJon Loeliger #define CONFIG_CMD_MII 44882ac8c97SKumar Gala #define CONFIG_CMD_ELF 4491c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 4501c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 4512835e518SJon Loeliger 45267431059SAndy Fleming #if defined(CONFIG_PCI) 4532835e518SJon Loeliger #define CONFIG_CMD_PCI 45467431059SAndy Fleming #endif 4552835e518SJon Loeliger 45667431059SAndy Fleming 45767431059SAndy Fleming #undef CONFIG_WATCHDOG /* watchdog disabled */ 45867431059SAndy Fleming 45967431059SAndy Fleming /* 46067431059SAndy Fleming * Miscellaneous configurable options 46167431059SAndy Fleming */ 4626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 46322abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4662835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 46867431059SAndy Fleming #else 4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 47067431059SAndy Fleming #endif 4716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 47567431059SAndy Fleming 47667431059SAndy Fleming /* 47767431059SAndy Fleming * For booting Linux, the board info and command line data 47867431059SAndy Fleming * have to be in the first 8 MB of memory, since this is 47967431059SAndy Fleming * the maximum mapped by the Linux kernel during initialization. 48067431059SAndy Fleming */ 4816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 48267431059SAndy Fleming 48367431059SAndy Fleming /* 48467431059SAndy Fleming * Internal Definitions 48567431059SAndy Fleming * 48667431059SAndy Fleming * Boot Flags 48767431059SAndy Fleming */ 48867431059SAndy Fleming #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 48967431059SAndy Fleming #define BOOTFLAG_WARM 0x02 /* Software reboot */ 49067431059SAndy Fleming 4912835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 49267431059SAndy Fleming #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 49367431059SAndy Fleming #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 49467431059SAndy Fleming #endif 49567431059SAndy Fleming 49667431059SAndy Fleming /* 49767431059SAndy Fleming * Environment Configuration 49867431059SAndy Fleming */ 49967431059SAndy Fleming 50067431059SAndy Fleming /* The mac addresses for all ethernet interface */ 501da9d4610SAndy Fleming #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH) 502da9d4610SAndy Fleming #define CONFIG_HAS_ETH0 50367431059SAndy Fleming #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 50467431059SAndy Fleming #define CONFIG_HAS_ETH1 50567431059SAndy Fleming #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 50667431059SAndy Fleming #define CONFIG_HAS_ETH2 50767431059SAndy Fleming #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 508da9d4610SAndy Fleming #define CONFIG_HAS_ETH3 509da9d4610SAndy Fleming #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD 51067431059SAndy Fleming #endif 51167431059SAndy Fleming 51267431059SAndy Fleming #define CONFIG_IPADDR 192.168.1.253 51367431059SAndy Fleming 51467431059SAndy Fleming #define CONFIG_HOSTNAME unknown 51567431059SAndy Fleming #define CONFIG_ROOTPATH /nfsroot 51667431059SAndy Fleming #define CONFIG_BOOTFILE your.uImage 51767431059SAndy Fleming 51867431059SAndy Fleming #define CONFIG_SERVERIP 192.168.1.1 51967431059SAndy Fleming #define CONFIG_GATEWAYIP 192.168.1.1 52067431059SAndy Fleming #define CONFIG_NETMASK 255.255.255.0 52167431059SAndy Fleming 52267431059SAndy Fleming #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 52367431059SAndy Fleming 52467431059SAndy Fleming #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 52567431059SAndy Fleming #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 52667431059SAndy Fleming 52767431059SAndy Fleming #define CONFIG_BAUDRATE 115200 52867431059SAndy Fleming 52967431059SAndy Fleming #define CONFIG_EXTRA_ENV_SETTINGS \ 53067431059SAndy Fleming "netdev=eth0\0" \ 53167431059SAndy Fleming "consoledev=ttyS0\0" \ 53267431059SAndy Fleming "ramdiskaddr=600000\0" \ 53367431059SAndy Fleming "ramdiskfile=your.ramdisk.u-boot\0" \ 53467431059SAndy Fleming "fdtaddr=400000\0" \ 53567431059SAndy Fleming "fdtfile=your.fdt.dtb\0" \ 53667431059SAndy Fleming "nfsargs=setenv bootargs root=/dev/nfs rw " \ 53767431059SAndy Fleming "nfsroot=$serverip:$rootpath " \ 53867431059SAndy Fleming "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 53967431059SAndy Fleming "console=$consoledev,$baudrate $othbootargs\0" \ 54067431059SAndy Fleming "ramargs=setenv bootargs root=/dev/ram rw " \ 54167431059SAndy Fleming "console=$consoledev,$baudrate $othbootargs\0" \ 54267431059SAndy Fleming 54367431059SAndy Fleming 54467431059SAndy Fleming #define CONFIG_NFSBOOTCOMMAND \ 54567431059SAndy Fleming "run nfsargs;" \ 54667431059SAndy Fleming "tftp $loadaddr $bootfile;" \ 54767431059SAndy Fleming "tftp $fdtaddr $fdtfile;" \ 54867431059SAndy Fleming "bootm $loadaddr - $fdtaddr" 54967431059SAndy Fleming 55067431059SAndy Fleming 55167431059SAndy Fleming #define CONFIG_RAMBOOTCOMMAND \ 55267431059SAndy Fleming "run ramargs;" \ 55367431059SAndy Fleming "tftp $ramdiskaddr $ramdiskfile;" \ 55467431059SAndy Fleming "tftp $loadaddr $bootfile;" \ 55567431059SAndy Fleming "bootm $loadaddr $ramdiskaddr" 55667431059SAndy Fleming 55767431059SAndy Fleming #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 55867431059SAndy Fleming 55967431059SAndy Fleming #endif /* __CONFIG_H */ 560