xref: /openbmc/u-boot/include/configs/MPC837XERDB.h (revision 2fe88d452268d61b5ca9cb0b1dda2974cc43faeb)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
25e918a98SKim Phillips /*
35e918a98SKim Phillips  * Copyright (C) 2007 Freescale Semiconductor, Inc.
45e918a98SKim Phillips  * Kevin Lam <kevin.lam@freescale.com>
55e918a98SKim Phillips  * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
65e918a98SKim Phillips  */
75e918a98SKim Phillips 
85e918a98SKim Phillips #ifndef __CONFIG_H
95e918a98SKim Phillips #define __CONFIG_H
105e918a98SKim Phillips 
115e918a98SKim Phillips /*
125e918a98SKim Phillips  * High Level Configuration Options
135e918a98SKim Phillips  */
145e918a98SKim Phillips #define CONFIG_E300		1 /* E300 family */
152c7920afSPeter Tyser #define CONFIG_MPC837x		1 /* MPC837x CPU specific */
165e918a98SKim Phillips #define CONFIG_MPC837XERDB	1
175e918a98SKim Phillips 
18c9646ed7SAnton Vorontsov #define CONFIG_HWCONFIG
1989c7784eSTimur Tabi 
2089c7784eSTimur Tabi /*
2189c7784eSTimur Tabi  * On-board devices
2289c7784eSTimur Tabi  */
2389c7784eSTimur Tabi #define CONFIG_VSC7385_ENET
2489c7784eSTimur Tabi 
255e918a98SKim Phillips /*
265e918a98SKim Phillips  * System Clock Setup
275e918a98SKim Phillips  */
285e918a98SKim Phillips #ifdef CONFIG_PCISLAVE
295e918a98SKim Phillips #define CONFIG_83XX_PCICLK	66666667 /* in HZ */
305e918a98SKim Phillips #else
315e918a98SKim Phillips #define CONFIG_83XX_CLKIN	66666667 /* in Hz */
32be9b56dfSKim Phillips #define CONFIG_PCIE
335e918a98SKim Phillips #endif
345e918a98SKim Phillips 
355e918a98SKim Phillips #ifndef CONFIG_SYS_CLK_FREQ
365e918a98SKim Phillips #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
375e918a98SKim Phillips #endif
385e918a98SKim Phillips 
395e918a98SKim Phillips /*
405e918a98SKim Phillips  * Hardware Reset Configuration Word
415e918a98SKim Phillips  */
426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
435e918a98SKim Phillips 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
445e918a98SKim Phillips 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
455e918a98SKim Phillips 	HRCWL_SVCOD_DIV_2 |\
465e918a98SKim Phillips 	HRCWL_CSB_TO_CLKIN_5X1 |\
475e918a98SKim Phillips 	HRCWL_CORE_TO_CSB_2X1)
485e918a98SKim Phillips 
495e918a98SKim Phillips #ifdef CONFIG_PCISLAVE
506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
515e918a98SKim Phillips 	HRCWH_PCI_AGENT |\
525e918a98SKim Phillips 	HRCWH_PCI1_ARBITER_DISABLE |\
535e918a98SKim Phillips 	HRCWH_CORE_ENABLE |\
545e918a98SKim Phillips 	HRCWH_FROM_0XFFF00100 |\
555e918a98SKim Phillips 	HRCWH_BOOTSEQ_DISABLE |\
565e918a98SKim Phillips 	HRCWH_SW_WATCHDOG_DISABLE |\
575e918a98SKim Phillips 	HRCWH_ROM_LOC_LOCAL_16BIT |\
585e918a98SKim Phillips 	HRCWH_RL_EXT_LEGACY |\
595e918a98SKim Phillips 	HRCWH_TSEC1M_IN_RGMII |\
605e918a98SKim Phillips 	HRCWH_TSEC2M_IN_RGMII |\
615e918a98SKim Phillips 	HRCWH_BIG_ENDIAN |\
625e918a98SKim Phillips 	HRCWH_LDP_CLEAR)
635e918a98SKim Phillips #else
646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
655e918a98SKim Phillips 	HRCWH_PCI_HOST |\
665e918a98SKim Phillips 	HRCWH_PCI1_ARBITER_ENABLE |\
675e918a98SKim Phillips 	HRCWH_CORE_ENABLE |\
685e918a98SKim Phillips 	HRCWH_FROM_0X00000100 |\
695e918a98SKim Phillips 	HRCWH_BOOTSEQ_DISABLE |\
705e918a98SKim Phillips 	HRCWH_SW_WATCHDOG_DISABLE |\
715e918a98SKim Phillips 	HRCWH_ROM_LOC_LOCAL_16BIT |\
725e918a98SKim Phillips 	HRCWH_RL_EXT_LEGACY |\
735e918a98SKim Phillips 	HRCWH_TSEC1M_IN_RGMII |\
745e918a98SKim Phillips 	HRCWH_TSEC2M_IN_RGMII |\
755e918a98SKim Phillips 	HRCWH_BIG_ENDIAN |\
765e918a98SKim Phillips 	HRCWH_LDP_CLEAR)
775e918a98SKim Phillips #endif
785e918a98SKim Phillips 
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* System performance - define the value i.e. CONFIG_SYS_XXX
805e918a98SKim Phillips */
815e918a98SKim Phillips 
825e918a98SKim Phillips /* Arbiter Configuration Register */
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT	3	/* Arbiter repeat count (0-7) */
855e918a98SKim Phillips 
865e918a98SKim Phillips /* System Priority Control Regsiter */
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP	3	/* eTSEC1&2 emergency priority (0-3) */
885e918a98SKim Phillips 
895e918a98SKim Phillips /* System Clock Configuration Register */
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC1CM	1		/* eTSEC1 clock mode (0-3) */
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_TSEC2CM	1		/* eTSEC2 clock mode (0-3) */
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCCR_SATACM	SCCR_SATACM_2	/* SATA1-4 clock mode (0-3) */
935e918a98SKim Phillips 
945e918a98SKim Phillips /*
955e918a98SKim Phillips  * System IO Config
965e918a98SKim Phillips  */
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH		0x08200000
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL		0x00000000
995e918a98SKim Phillips 
1005e918a98SKim Phillips /*
1015e918a98SKim Phillips  * Output Buffer Impedance
1025e918a98SKim Phillips  */
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OBIR		0x30100000
1045e918a98SKim Phillips 
1055e918a98SKim Phillips /*
1065e918a98SKim Phillips  * IMMR new address
1075e918a98SKim Phillips  */
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
1095e918a98SKim Phillips 
1105e918a98SKim Phillips /*
11189c7784eSTimur Tabi  * Device configurations
11289c7784eSTimur Tabi  */
11389c7784eSTimur Tabi 
11489c7784eSTimur Tabi /* Vitesse 7385 */
11589c7784eSTimur Tabi 
11689c7784eSTimur Tabi #ifdef CONFIG_VSC7385_ENET
11789c7784eSTimur Tabi 
11889c7784eSTimur Tabi #define CONFIG_TSEC2
11989c7784eSTimur Tabi 
12089c7784eSTimur Tabi /* The flash address and size of the VSC7385 firmware image */
12189c7784eSTimur Tabi #define CONFIG_VSC7385_IMAGE		0xFE7FE000
12289c7784eSTimur Tabi #define CONFIG_VSC7385_IMAGE_SIZE	8192
12389c7784eSTimur Tabi 
12489c7784eSTimur Tabi #endif
12589c7784eSTimur Tabi 
12689c7784eSTimur Tabi /*
1275e918a98SKim Phillips  * DDR Setup
1285e918a98SKim Phillips  */
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory */
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	0x03000000
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_83XX_DDR_USES_CS0
1345e918a98SKim Phillips 
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
1365e918a98SKim Phillips 
1375e918a98SKim Phillips #undef CONFIG_DDR_ECC		/* support DDR ECC function */
1385e918a98SKim Phillips #undef CONFIG_DDR_ECC_CMD	/* Use DDR ECC user commands */
1395e918a98SKim Phillips 
1405e918a98SKim Phillips #undef CONFIG_NEVER_ASSERT_ODT_TO_CPU	/* Never assert ODT to internal IOs */
1415e918a98SKim Phillips 
1425e918a98SKim Phillips /*
1435e918a98SKim Phillips  * Manually set up DDR parameters
1445e918a98SKim Phillips  */
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE		256		/* MB */
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS		0x0000000f
1472fef4020SJoe Hershberger #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
1482fef4020SJoe Hershberger 					| CSCONFIG_ODT_WR_ONLY_CURRENT \
1492fef4020SJoe Hershberger 					| CSCONFIG_ROW_BIT_13 \
1502fef4020SJoe Hershberger 					| CSCONFIG_COL_BIT_10)
1515e918a98SKim Phillips 
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
1545e918a98SKim Phillips 				| (0 << TIMING_CFG0_WRT_SHIFT) \
1555e918a98SKim Phillips 				| (0 << TIMING_CFG0_RRT_SHIFT) \
1565e918a98SKim Phillips 				| (0 << TIMING_CFG0_WWT_SHIFT) \
1575e918a98SKim Phillips 				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
1585e918a98SKim Phillips 				| (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
1595e918a98SKim Phillips 				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
1605e918a98SKim Phillips 				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
1615e918a98SKim Phillips 				/* 0x00260802 */ /* DDR400 */
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	((3 << TIMING_CFG1_PRETOACT_SHIFT) \
1635e918a98SKim Phillips 				| (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
1645e918a98SKim Phillips 				| (3 << TIMING_CFG1_ACTTORW_SHIFT) \
1655e918a98SKim Phillips 				| (7 << TIMING_CFG1_CASLAT_SHIFT) \
1665e918a98SKim Phillips 				| (13 << TIMING_CFG1_REFREC_SHIFT) \
1675e918a98SKim Phillips 				| (3 << TIMING_CFG1_WRREC_SHIFT) \
1685e918a98SKim Phillips 				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
1695e918a98SKim Phillips 				| (2 << TIMING_CFG1_WRTORD_SHIFT))
1705e918a98SKim Phillips 				/* 0x3937d322 */
1712fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_2	((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
1722fef4020SJoe Hershberger 				| (5 << TIMING_CFG2_CPO_SHIFT) \
1732fef4020SJoe Hershberger 				| (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
1742fef4020SJoe Hershberger 				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
1752fef4020SJoe Hershberger 				| (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
1762fef4020SJoe Hershberger 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
1772fef4020SJoe Hershberger 				| (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
1782fef4020SJoe Hershberger 				/* 0x02984cc8 */
1795e918a98SKim Phillips 
1808eceeb7fSKim Phillips #define CONFIG_SYS_DDR_INTERVAL	((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
1818eceeb7fSKim Phillips 				| (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
1825e918a98SKim Phillips 				/* 0x06090100 */
1835e918a98SKim Phillips 
1845e918a98SKim Phillips #if defined(CONFIG_DDR_2T_TIMING)
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
1862fef4020SJoe Hershberger 					| SDRAM_CFG_SDRAM_TYPE_DDR2 \
1872fef4020SJoe Hershberger 					| SDRAM_CFG_32_BE \
1882fef4020SJoe Hershberger 					| SDRAM_CFG_2T_EN)
1892fef4020SJoe Hershberger 					/* 0x43088000 */
1905e918a98SKim Phillips #else
1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
1922fef4020SJoe Hershberger 					| SDRAM_CFG_SDRAM_TYPE_DDR2)
1935e918a98SKim Phillips 					/* 0x43000000 */
1945e918a98SKim Phillips #endif
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00001000 /* 1 posted refresh */
1968eceeb7fSKim Phillips #define CONFIG_SYS_DDR_MODE		((0x0406 << SDRAM_MODE_ESD_SHIFT) \
1975e918a98SKim Phillips 					| (0x0442 << SDRAM_MODE_SD_SHIFT))
1985e918a98SKim Phillips 					/* 0x04400442 */ /* DDR400 */
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2		0x00000000
2005e918a98SKim Phillips 
2015e918a98SKim Phillips /*
2025e918a98SKim Phillips  * Memory test
2035e918a98SKim Phillips  */
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00040000 /* memtest region */
2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x0ef70010
2075e918a98SKim Phillips 
2085e918a98SKim Phillips /*
2095e918a98SKim Phillips  * The reserved memory
2105e918a98SKim Phillips  */
21114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE /* start of monitor */
2125e918a98SKim Phillips 
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
2155e918a98SKim Phillips #else
2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_RAMBOOT
2175e918a98SKim Phillips #endif
2185e918a98SKim Phillips 
21916c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN	(512 * 1024) /* Reserve 512 kB for Mon */
2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN	(512 * 1024) /* Reserved for malloc */
2215e918a98SKim Phillips 
2225e918a98SKim Phillips /*
2235e918a98SKim Phillips  * Initial RAM Base Address Setup
2245e918a98SKim Phillips  */
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
227553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000 /* Size of used area in RAM */
2285afe9722SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
2295afe9722SJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2305e918a98SKim Phillips 
2315e918a98SKim Phillips /*
2325e918a98SKim Phillips  * Local Bus Configuration & Clock Setup
2335e918a98SKim Phillips  */
234c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP	LCRR_DBYP
235c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV	LCRR_CLKDIV_8
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000
2370914f483SBecky Bruce #define CONFIG_FSL_ELBC		1
2385e918a98SKim Phillips 
2395e918a98SKim Phillips /*
2405e918a98SKim Phillips  * FLASH on the Local Bus
2415e918a98SKim Phillips  */
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xFE000000 /* FLASH base address */
2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE		8 /* max FLASH size is 32M */
2445e918a98SKim Phillips 
2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO		/* display empty sectors */
2465e918a98SKim Phillips 
2475afe9722SJoe Hershberger 					/* Window base at flash base */
2485afe9722SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM	0x80000016	/* 8 MB window size */
2505e918a98SKim Phillips 
2515afe9722SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
2527d6a0982SJoe Hershberger 				| BR_PS_16	/* 16 bit port */ \
2537d6a0982SJoe Hershberger 				| BR_MS_GPCM	/* MSEL = GPCM */ \
2545afe9722SJoe Hershberger 				| BR_V)		/* valid */
2557d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
2565e918a98SKim Phillips 				| OR_GPCM_XACS \
2575e918a98SKim Phillips 				| OR_GPCM_SCY_9 \
2587d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
2595e918a98SKim Phillips 				| OR_GPCM_EAD)
2607d6a0982SJoe Hershberger 				/* 0xFF800191 */
2615e918a98SKim Phillips 
2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* number of banks */
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	256 /* max sectors per device */
2645e918a98SKim Phillips 
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
2685e918a98SKim Phillips 
26946a3aeeaSAnton Vorontsov /*
27046a3aeeaSAnton Vorontsov  * NAND Flash on the Local Bus
27146a3aeeaSAnton Vorontsov  */
2727d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_BASE	0xE0600000
2735afe9722SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_NAND_BASE \
2747d6a0982SJoe Hershberger 				| BR_DECC_CHK_GEN	/* Use HW ECC */ \
2757d6a0982SJoe Hershberger 				| BR_PS_8		/* 8 bit port */ \
2767d6a0982SJoe Hershberger 				| BR_MS_FCM		/* MSEL = FCM */ \
2775afe9722SJoe Hershberger 				| BR_V)			/* valid */
2787d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM	(OR_AM_32KB \
2795afe9722SJoe Hershberger 				| OR_FCM_CSCT \
2805afe9722SJoe Hershberger 				| OR_FCM_CST \
2815afe9722SJoe Hershberger 				| OR_FCM_CHT \
2825afe9722SJoe Hershberger 				| OR_FCM_SCY_1 \
2835afe9722SJoe Hershberger 				| OR_FCM_TRLX \
2845afe9722SJoe Hershberger 				| OR_FCM_EHTR)
2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_NAND_BASE
2867d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
28746a3aeeaSAnton Vorontsov 
28889c7784eSTimur Tabi /* Vitesse 7385 */
28989c7784eSTimur Tabi 
2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_VSC7385_BASE	0xF0000000
2915e918a98SKim Phillips 
29289c7784eSTimur Tabi #ifdef CONFIG_VSC7385_ENET
29389c7784eSTimur Tabi 
2947d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM		(CONFIG_SYS_VSC7385_BASE \
2957d6a0982SJoe Hershberger 					| BR_PS_8 \
2967d6a0982SJoe Hershberger 					| BR_MS_GPCM \
2977d6a0982SJoe Hershberger 					| BR_V)
2987d6a0982SJoe Hershberger 					/* 0xF0000801 */
2997d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM		(OR_AM_128KB \
3007d6a0982SJoe Hershberger 					| OR_GPCM_CSNT \
3017d6a0982SJoe Hershberger 					| OR_GPCM_XACS \
3027d6a0982SJoe Hershberger 					| OR_GPCM_SCY_15 \
3037d6a0982SJoe Hershberger 					| OR_GPCM_SETA \
3047d6a0982SJoe Hershberger 					| OR_GPCM_TRLX_SET \
3057d6a0982SJoe Hershberger 					| OR_GPCM_EHTR_SET \
3067d6a0982SJoe Hershberger 					| OR_GPCM_EAD)
3077d6a0982SJoe Hershberger 					/* 0xfffe09ff */
3087d6a0982SJoe Hershberger 
3095afe9722SJoe Hershberger 					/* Access Base */
3105afe9722SJoe Hershberger #define CONFIG_SYS_LBLAWBAR2_PRELIM	CONFIG_SYS_VSC7385_BASE
3117d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR2_PRELIM	(LBLAWAR_EN | LBLAWAR_128KB)
3125e918a98SKim Phillips 
31389c7784eSTimur Tabi #endif
31489c7784eSTimur Tabi 
3155e918a98SKim Phillips /*
3165e918a98SKim Phillips  * Serial Port
3175e918a98SKim Phillips  */
3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
3215e918a98SKim Phillips 
3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \
3235e918a98SKim Phillips 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
3245e918a98SKim Phillips 
3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
3275e918a98SKim Phillips 
3282bd7460eSAnton Vorontsov /* SERDES */
3292bd7460eSAnton Vorontsov #define CONFIG_FSL_SERDES
3302bd7460eSAnton Vorontsov #define CONFIG_FSL_SERDES1	0xe3000
3312bd7460eSAnton Vorontsov #define CONFIG_FSL_SERDES2	0xe3100
3322bd7460eSAnton Vorontsov 
3335e918a98SKim Phillips /* I2C */
33400f792e0SHeiko Schocher #define CONFIG_SYS_I2C
33500f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
33600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
33700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
33800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
33900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x51} }
3405e918a98SKim Phillips 
3415e918a98SKim Phillips /*
3425e918a98SKim Phillips  * Config on-board RTC
3435e918a98SKim Phillips  */
3445e918a98SKim Phillips #define CONFIG_RTC_DS1374	/* use ds1374 rtc via i2c */
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR	0x68 /* at address 0x68 */
3465e918a98SKim Phillips 
3475e918a98SKim Phillips /*
3485e918a98SKim Phillips  * General PCI
3495e918a98SKim Phillips  * Addresses are mapped 1-1.
3505e918a98SKim Phillips  */
3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE		0x80000000
3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS		CONFIG_SYS_PCI_MEM_BASE
3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE		0x10000000 /* 256M */
3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE	0x90000000
3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS	CONFIG_SYS_PCI_MMIO_BASE
3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE	0x10000000 /* 256M */
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE		0x00000000
3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS		0xE0300000
3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE		0x100000 /* 1M */
3605e918a98SKim Phillips 
3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE
3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000
3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000
3645e918a98SKim Phillips 
3657e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE		0xA0000000
3667e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE	0xA0000000
3677e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE	0x08000000
3687e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE	0xA8000000
3697e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS	0xA8000000
3707e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000
3717e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
3727e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS	0xB8000000
3737e915580SAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000
3747e915580SAnton Vorontsov 
3757e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE		0xC0000000
3767e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE	0xC0000000
3777e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE	0x08000000
3787e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE	0xC8000000
3797e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS	0xC8000000
3807e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000
3817e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE	0x00000000
3827e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS	0xD8000000
3837e915580SAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE	0x00800000
3847e915580SAnton Vorontsov 
3855e918a98SKim Phillips #ifdef CONFIG_PCI
386842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
3875e918a98SKim Phillips 
3885e918a98SKim Phillips #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957	/* Freescale */
3905e918a98SKim Phillips #endif	/* CONFIG_PCI */
3915e918a98SKim Phillips 
3925e918a98SKim Phillips /*
3935e918a98SKim Phillips  * TSEC
3945e918a98SKim Phillips  */
39589c7784eSTimur Tabi #ifdef CONFIG_TSEC_ENET
3965e918a98SKim Phillips 
39789c7784eSTimur Tabi #define CONFIG_GMII			/* MII PHY management */
39889c7784eSTimur Tabi 
39989c7784eSTimur Tabi #define CONFIG_TSEC1
40089c7784eSTimur Tabi 
40189c7784eSTimur Tabi #ifdef CONFIG_TSEC1
40289c7784eSTimur Tabi #define CONFIG_HAS_ETH0
4035e918a98SKim Phillips #define CONFIG_TSEC1_NAME		"TSEC0"
4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET		0x24000
4055e918a98SKim Phillips #define TSEC1_PHY_ADDR			2
4065e918a98SKim Phillips #define TSEC1_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
4075e918a98SKim Phillips #define TSEC1_PHYIDX			0
40889c7784eSTimur Tabi #endif
4095e918a98SKim Phillips 
41089c7784eSTimur Tabi #ifdef CONFIG_TSEC2
41189c7784eSTimur Tabi #define CONFIG_HAS_ETH1
41289c7784eSTimur Tabi #define CONFIG_TSEC2_NAME		"TSEC1"
4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET		0x25000
41489c7784eSTimur Tabi #define TSEC2_PHY_ADDR			0x1c
41589c7784eSTimur Tabi #define TSEC2_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
41689c7784eSTimur Tabi #define TSEC2_PHYIDX			0
41789c7784eSTimur Tabi #endif
4185e918a98SKim Phillips 
4195e918a98SKim Phillips /* Options are: TSEC[0-1] */
4205e918a98SKim Phillips #define CONFIG_ETHPRIME			"TSEC0"
4215e918a98SKim Phillips 
42289c7784eSTimur Tabi #endif
42389c7784eSTimur Tabi 
4245e918a98SKim Phillips /*
425730e7929SKim Phillips  * SATA
426730e7929SKim Phillips  */
4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE	2
428730e7929SKim Phillips #define CONFIG_SATA1
4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET	0x18000
4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS	FLAGS_DMA
432730e7929SKim Phillips #define CONFIG_SATA2
4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET	0x19000
4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
4356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS	FLAGS_DMA
436730e7929SKim Phillips 
437730e7929SKim Phillips #ifdef CONFIG_FSL_SATA
438730e7929SKim Phillips #define CONFIG_LBA48
439730e7929SKim Phillips #endif
440730e7929SKim Phillips 
441730e7929SKim Phillips /*
4425e918a98SKim Phillips  * Environment
4435e918a98SKim Phillips  */
4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
4455afe9722SJoe Hershberger 	#define CONFIG_ENV_ADDR		\
4465afe9722SJoe Hershberger 			(CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
4470e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x10000	/* 64K (one sector) for env */
4480e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x4000
4495e918a98SKim Phillips #else
4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE-0x1000)
4510e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
4525e918a98SKim Phillips #endif
4535e918a98SKim Phillips 
4545e918a98SKim Phillips #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
4565e918a98SKim Phillips 
4575e918a98SKim Phillips /*
4585e918a98SKim Phillips  * BOOTP options
4595e918a98SKim Phillips  */
4605e918a98SKim Phillips #define CONFIG_BOOTP_BOOTFILESIZE
4615e918a98SKim Phillips 
4625e918a98SKim Phillips /*
4635e918a98SKim Phillips  * Command line configuration.
4645e918a98SKim Phillips  */
4655e918a98SKim Phillips 
4665e918a98SKim Phillips #undef CONFIG_WATCHDOG		/* watchdog disabled */
4675e918a98SKim Phillips 
468c9646ed7SAnton Vorontsov #ifdef CONFIG_MMC
469a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX
470c9646ed7SAnton Vorontsov #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC83xx_ESDHC_ADDR
471c9646ed7SAnton Vorontsov #endif
472c9646ed7SAnton Vorontsov 
4735e918a98SKim Phillips /*
4745e918a98SKim Phillips  * Miscellaneous configurable options
4755e918a98SKim Phillips  */
4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000 /* default load address */
4775e918a98SKim Phillips 
4785e918a98SKim Phillips /*
4795e918a98SKim Phillips  * For booting Linux, the board info and command line data
4809f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
4815e918a98SKim Phillips  * the maximum mapped by the Linux kernel during initialization.
4825e918a98SKim Phillips  */
4839f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ	(256 << 20) /* Initial Memory map for Linux */
48463865278SKevin Hao #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
4855e918a98SKim Phillips 
4865e918a98SKim Phillips /*
4875e918a98SKim Phillips  * Core HID Setup
4885e918a98SKim Phillips  */
4896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
4905afe9722SJoe Hershberger #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK \
4915afe9722SJoe Hershberger 				| HID0_ENABLE_INSTRUCTION_CACHE)
4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2		HID2_HBE
4935e918a98SKim Phillips 
4945e918a98SKim Phillips /*
4955e918a98SKim Phillips  * MMU Setup
4965e918a98SKim Phillips  */
4975e918a98SKim Phillips 
49831d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
49931d82672SBecky Bruce 
5005e918a98SKim Phillips /* DDR: cache cacheable */
5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_LOWER		CONFIG_SYS_SDRAM_BASE
5026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_UPPER		(CONFIG_SYS_SDRAM_BASE + 0x10000000)
5035e918a98SKim Phillips 
5045afe9722SJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_LOWER \
50572cd4087SJoe Hershberger 				| BATL_PP_RW \
5065afe9722SJoe Hershberger 				| BATL_MEMCOHERENCE)
5075afe9722SJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_LOWER \
5085afe9722SJoe Hershberger 				| BATU_BL_256M \
5095afe9722SJoe Hershberger 				| BATU_VS \
5105afe9722SJoe Hershberger 				| BATU_VP)
5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
5135e918a98SKim Phillips 
5145afe9722SJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_SDRAM_UPPER \
51572cd4087SJoe Hershberger 				| BATL_PP_RW \
5165afe9722SJoe Hershberger 				| BATL_MEMCOHERENCE)
5175afe9722SJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_SDRAM_UPPER \
5185afe9722SJoe Hershberger 				| BATU_BL_256M \
5195afe9722SJoe Hershberger 				| BATU_VS \
5205afe9722SJoe Hershberger 				| BATU_VP)
5216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
5235e918a98SKim Phillips 
5245e918a98SKim Phillips /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
5255afe9722SJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_IMMR \
52672cd4087SJoe Hershberger 				| BATL_PP_RW \
5275afe9722SJoe Hershberger 				| BATL_CACHEINHIBIT \
5285afe9722SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
5295afe9722SJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_IMMR \
5305afe9722SJoe Hershberger 				| BATU_BL_8M \
5315afe9722SJoe Hershberger 				| BATU_VS \
5325afe9722SJoe Hershberger 				| BATU_VP)
5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
5346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
5355e918a98SKim Phillips 
5365e918a98SKim Phillips /* L2 Switch: cache-inhibit and guarded */
5375afe9722SJoe Hershberger #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_VSC7385_BASE \
53872cd4087SJoe Hershberger 				| BATL_PP_RW \
5395afe9722SJoe Hershberger 				| BATL_CACHEINHIBIT \
5405afe9722SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
5415afe9722SJoe Hershberger #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_VSC7385_BASE \
5425afe9722SJoe Hershberger 				| BATU_BL_128K \
5435afe9722SJoe Hershberger 				| BATU_VS \
5445afe9722SJoe Hershberger 				| BATU_VP)
5456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
5466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
5475e918a98SKim Phillips 
5485e918a98SKim Phillips /* FLASH: icache cacheable, but dcache-inhibit and guarded */
5495afe9722SJoe Hershberger #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_FLASH_BASE \
55072cd4087SJoe Hershberger 				| BATL_PP_RW \
5515afe9722SJoe Hershberger 				| BATL_MEMCOHERENCE)
5525afe9722SJoe Hershberger #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_FLASH_BASE \
5535afe9722SJoe Hershberger 				| BATU_BL_32M \
5545afe9722SJoe Hershberger 				| BATU_VS \
5555afe9722SJoe Hershberger 				| BATU_VP)
5565afe9722SJoe Hershberger #define CONFIG_SYS_DBAT4L	(CONFIG_SYS_FLASH_BASE \
55772cd4087SJoe Hershberger 				| BATL_PP_RW \
5585afe9722SJoe Hershberger 				| BATL_CACHEINHIBIT \
5595afe9722SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
5606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
5615e918a98SKim Phillips 
5625e918a98SKim Phillips /* Stack in dcache: cacheable, no memory coherence */
56372cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
5645afe9722SJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_INIT_RAM_ADDR \
5655afe9722SJoe Hershberger 				| BATU_BL_128K \
5665afe9722SJoe Hershberger 				| BATU_VS \
5675afe9722SJoe Hershberger 				| BATU_VP)
5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
5696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
5705e918a98SKim Phillips 
5715e918a98SKim Phillips #ifdef CONFIG_PCI
5725e918a98SKim Phillips /* PCI MEM space: cacheable */
5735afe9722SJoe Hershberger #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_PCI_MEM_PHYS \
57472cd4087SJoe Hershberger 				| BATL_PP_RW \
5755afe9722SJoe Hershberger 				| BATL_MEMCOHERENCE)
5765afe9722SJoe Hershberger #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_PCI_MEM_PHYS \
5775afe9722SJoe Hershberger 				| BATU_BL_256M \
5785afe9722SJoe Hershberger 				| BATU_VS \
5795afe9722SJoe Hershberger 				| BATU_VP)
5806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
5816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
5825e918a98SKim Phillips /* PCI MMIO space: cache-inhibit and guarded */
5835afe9722SJoe Hershberger #define CONFIG_SYS_IBAT7L	(CONFIG_SYS_PCI_MMIO_PHYS \
58472cd4087SJoe Hershberger 				| BATL_PP_RW \
5855afe9722SJoe Hershberger 				| BATL_CACHEINHIBIT \
5865afe9722SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
5875afe9722SJoe Hershberger #define CONFIG_SYS_IBAT7U	(CONFIG_SYS_PCI_MMIO_PHYS \
5885afe9722SJoe Hershberger 				| BATU_BL_256M \
5895afe9722SJoe Hershberger 				| BATU_VS \
5905afe9722SJoe Hershberger 				| BATU_VP)
5916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
5926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
5935e918a98SKim Phillips #else
5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	(0)
5956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	(0)
5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(0)
5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(0)
5986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
6025e918a98SKim Phillips #endif
6035e918a98SKim Phillips 
6045e918a98SKim Phillips #if defined(CONFIG_CMD_KGDB)
6055e918a98SKim Phillips #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
6065e918a98SKim Phillips #endif
6075e918a98SKim Phillips 
6085e918a98SKim Phillips /*
6095e918a98SKim Phillips  * Environment Configuration
6105e918a98SKim Phillips  */
6115e918a98SKim Phillips #define CONFIG_ENV_OVERWRITE
6125e918a98SKim Phillips 
61318e69a35SAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB
6146c3c5750SNikhil Badola #define CONFIG_USB_EHCI_FSL
6156c3c5750SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
61618e69a35SAnton Vorontsov 
6175afe9722SJoe Hershberger #define CONFIG_NETDEV		"eth1"
6185e918a98SKim Phillips 
6195bc0543dSMario Six #define CONFIG_HOSTNAME		"mpc837x_rdb"
6208b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/nfsroot"
6215afe9722SJoe Hershberger #define CONFIG_RAMDISKFILE	"rootfs.ext2.gz.uboot"
622b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
6235afe9722SJoe Hershberger 				/* U-Boot image on TFTP server */
6245afe9722SJoe Hershberger #define CONFIG_UBOOTPATH	"u-boot.bin"
6255afe9722SJoe Hershberger #define CONFIG_FDTFILE		"mpc8379_rdb.dtb"
6265e918a98SKim Phillips 
6275afe9722SJoe Hershberger 				/* default location for tftp and bootm */
6285afe9722SJoe Hershberger #define CONFIG_LOADADDR		800000
6295e918a98SKim Phillips 
6305e918a98SKim Phillips #define CONFIG_EXTRA_ENV_SETTINGS \
6315afe9722SJoe Hershberger 	"netdev=" CONFIG_NETDEV "\0"				\
6325afe9722SJoe Hershberger 	"uboot=" CONFIG_UBOOTPATH "\0"					\
6335e918a98SKim Phillips 	"tftpflash=tftp $loadaddr $uboot;"				\
6345368c55dSMarek Vasut 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
6355368c55dSMarek Vasut 			" +$filesize; "	\
6365368c55dSMarek Vasut 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
6375368c55dSMarek Vasut 			" +$filesize; "	\
6385368c55dSMarek Vasut 		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
6395368c55dSMarek Vasut 			" $filesize; "	\
6405368c55dSMarek Vasut 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
6415368c55dSMarek Vasut 			" +$filesize; "	\
6425368c55dSMarek Vasut 		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
6435368c55dSMarek Vasut 			" $filesize\0"	\
64479f516bcSKim Phillips 	"fdtaddr=780000\0"						\
6455afe9722SJoe Hershberger 	"fdtfile=" CONFIG_FDTFILE "\0"					\
6465e918a98SKim Phillips 	"ramdiskaddr=1000000\0"						\
6475afe9722SJoe Hershberger 	"ramdiskfile=" CONFIG_RAMDISKFILE "\0"				\
6485e918a98SKim Phillips 	"console=ttyS0\0"						\
6495e918a98SKim Phillips 	"setbootargs=setenv bootargs "					\
6505e918a98SKim Phillips 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
6515e918a98SKim Phillips 	"setipargs=setenv bootargs nfsroot=$serverip:$rootpath "	\
6525afe9722SJoe Hershberger 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"	\
6535afe9722SJoe Hershberger 							"$netdev:off "	\
6545e918a98SKim Phillips 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0"
6555e918a98SKim Phillips 
6565e918a98SKim Phillips #define CONFIG_NFSBOOTCOMMAND						\
6575e918a98SKim Phillips 	"setenv rootdev /dev/nfs;"					\
6585e918a98SKim Phillips 	"run setbootargs;"						\
6595e918a98SKim Phillips 	"run setipargs;"						\
6605e918a98SKim Phillips 	"tftp $loadaddr $bootfile;"					\
6615e918a98SKim Phillips 	"tftp $fdtaddr $fdtfile;"					\
6625e918a98SKim Phillips 	"bootm $loadaddr - $fdtaddr"
6635e918a98SKim Phillips 
6645e918a98SKim Phillips #define CONFIG_RAMBOOTCOMMAND						\
6655e918a98SKim Phillips 	"setenv rootdev /dev/ram;"					\
6665e918a98SKim Phillips 	"run setbootargs;"						\
6675e918a98SKim Phillips 	"tftp $ramdiskaddr $ramdiskfile;"				\
6685e918a98SKim Phillips 	"tftp $loadaddr $bootfile;"					\
6695e918a98SKim Phillips 	"tftp $fdtaddr $fdtfile;"					\
6705e918a98SKim Phillips 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
6715e918a98SKim Phillips 
6725e918a98SKim Phillips #endif	/* __CONFIG_H */
673