1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */ 28ae158cdSTsiChungLiew /* 38ae158cdSTsiChungLiew * Configuation settings for the Freescale MCF54455 EVB board. 48ae158cdSTsiChungLiew * 58ae158cdSTsiChungLiew * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 68ae158cdSTsiChungLiew * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 78ae158cdSTsiChungLiew */ 88ae158cdSTsiChungLiew 98ae158cdSTsiChungLiew /* 108ae158cdSTsiChungLiew * board/config.h - configuration options, board specific 118ae158cdSTsiChungLiew */ 128ae158cdSTsiChungLiew 13e8ee8f3aSTsiChungLiew #ifndef _M54455EVB_H 14e8ee8f3aSTsiChungLiew #define _M54455EVB_H 158ae158cdSTsiChungLiew 168ae158cdSTsiChungLiew /* 178ae158cdSTsiChungLiew * High Level Configuration Options 188ae158cdSTsiChungLiew * (easy to change) 198ae158cdSTsiChungLiew */ 208ae158cdSTsiChungLiew #define CONFIG_M54455EVB /* M54455EVB board */ 218ae158cdSTsiChungLiew 228ae158cdSTsiChungLiew #define CONFIG_MCFUART 236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT (0) 248ae158cdSTsiChungLiew 25c74dda8bSAngelo Dureghello #define LDS_BOARD_TEXT board/freescale/m54455evb/sbf_dram_init.o (.text*) 26c74dda8bSAngelo Dureghello 278ae158cdSTsiChungLiew #undef CONFIG_WATCHDOG 288ae158cdSTsiChungLiew 298ae158cdSTsiChungLiew #define CONFIG_TIMESTAMP /* Print image info with timestamp */ 308ae158cdSTsiChungLiew 318ae158cdSTsiChungLiew /* 328ae158cdSTsiChungLiew * BOOTP options 338ae158cdSTsiChungLiew */ 348ae158cdSTsiChungLiew #define CONFIG_BOOTP_BOOTFILESIZE 358ae158cdSTsiChungLiew 368ae158cdSTsiChungLiew /* Network configuration */ 378ae158cdSTsiChungLiew #define CONFIG_MCFFEC 388ae158cdSTsiChungLiew #ifdef CONFIG_MCFFEC 390f3ba7e9STsiChung Liew # define CONFIG_MII_INIT 1 406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_DISCOVER_PHY 416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_RX_ETH_BUFFER 8 426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 438ae158cdSTsiChungLiew 446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC0_PINMUX 0 456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC1_PINMUX 0 466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE 476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE 488ae158cdSTsiChungLiew # define MCFFEC_TOUT_LOOP 50000 498ae158cdSTsiChungLiew # define CONFIG_HAS_ETH1 508ae158cdSTsiChungLiew 518ae158cdSTsiChungLiew # define CONFIG_ETHPRIME "FEC0" 528ae158cdSTsiChungLiew # define CONFIG_IPADDR 192.162.1.2 538ae158cdSTsiChungLiew # define CONFIG_NETMASK 255.255.255.0 548ae158cdSTsiChungLiew # define CONFIG_SERVERIP 192.162.1.1 558ae158cdSTsiChungLiew # define CONFIG_GATEWAYIP 192.162.1.1 568ae158cdSTsiChungLiew 576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ 586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # ifndef CONFIG_SYS_DISCOVER_PHY 598ae158cdSTsiChungLiew # define FECDUPLEX FULL 608ae158cdSTsiChungLiew # define FECSPEED _100BASET 618ae158cdSTsiChungLiew # else 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN 636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 648ae158cdSTsiChungLiew # endif 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # endif /* CONFIG_SYS_DISCOVER_PHY */ 668ae158cdSTsiChungLiew #endif 678ae158cdSTsiChungLiew 685bc0543dSMario Six #define CONFIG_HOSTNAME "M54455EVB" 696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_STMICRO_BOOT 709f751551STsiChung Liew /* ST Micro serial flash */ 716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR2 0x40010013 728ae158cdSTsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS \ 738ae158cdSTsiChungLiew "netdev=eth0\0" \ 745368c55dSMarek Vasut "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ 759f751551STsiChung Liew "loadaddr=0x40010000\0" \ 769f751551STsiChung Liew "sbfhdr=sbfhdr.bin\0" \ 779f751551STsiChung Liew "uboot=u-boot.bin\0" \ 789f751551STsiChung Liew "load=tftp ${loadaddr} ${sbfhdr};" \ 795368c55dSMarek Vasut "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \ 808ae158cdSTsiChungLiew "upd=run load; run prog\0" \ 8109933fb0SJason Jin "prog=sf probe 0:1 1000000 3;" \ 829f751551STsiChung Liew "sf erase 0 30000;" \ 839f751551STsiChung Liew "sf write ${loadaddr} 0 0x30000;" \ 848ae158cdSTsiChungLiew "save\0" \ 858ae158cdSTsiChungLiew "" 869f751551STsiChung Liew #else 879f751551STsiChung Liew /* Atmel and Intel */ 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_ATMEL_BOOT 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_UBOOT_END 0x0403FFFF 906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #elif defined(CONFIG_SYS_INTEL_BOOT) 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_UBOOT_END 0x3FFFF 929f751551STsiChung Liew #endif 939f751551STsiChung Liew #define CONFIG_EXTRA_ENV_SETTINGS \ 949f751551STsiChung Liew "netdev=eth0\0" \ 955368c55dSMarek Vasut "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ 969f751551STsiChung Liew "loadaddr=0x40010000\0" \ 979f751551STsiChung Liew "uboot=u-boot.bin\0" \ 989f751551STsiChung Liew "load=tftp ${loadaddr} ${uboot}\0" \ 999f751551STsiChung Liew "upd=run load; run prog\0" \ 1005368c55dSMarek Vasut "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \ 1015368c55dSMarek Vasut " " __stringify(CONFIG_SYS_UBOOT_END) ";" \ 1025368c55dSMarek Vasut "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \ 1035368c55dSMarek Vasut __stringify(CONFIG_SYS_UBOOT_END) ";" \ 1045368c55dSMarek Vasut "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \ 1059f751551STsiChung Liew " ${filesize}; save\0" \ 1069f751551STsiChung Liew "" 1079f751551STsiChung Liew #endif 1088ae158cdSTsiChungLiew 1098ae158cdSTsiChungLiew /* ATA configuration */ 1108ae158cdSTsiChungLiew #define CONFIG_IDE_RESET 1 1118ae158cdSTsiChungLiew #define CONFIG_IDE_PREINIT 1 1128ae158cdSTsiChungLiew #define CONFIG_ATAPI 1138ae158cdSTsiChungLiew #undef CONFIG_LBA48 1148ae158cdSTsiChungLiew 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXBUS 1 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXDEVICE 2 1178ae158cdSTsiChungLiew 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_BASE_ADDR 0x90000000 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_IDE0_OFFSET 0 1208ae158cdSTsiChungLiew 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */ 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */ 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */ 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */ 1258ae158cdSTsiChungLiew 1268ae158cdSTsiChungLiew /* Realtime clock */ 1278ae158cdSTsiChungLiew #define CONFIG_MCFRTC 1288ae158cdSTsiChungLiew #undef RTC_DEBUG 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ) 1308ae158cdSTsiChungLiew 1318ae158cdSTsiChungLiew /* Timer */ 1328ae158cdSTsiChungLiew #define CONFIG_MCFTMR 1338ae158cdSTsiChungLiew #undef CONFIG_MCFPIT 1348ae158cdSTsiChungLiew 1358ae158cdSTsiChungLiew /* I2c */ 13600f792e0SHeiko Schocher #define CONFIG_SYS_I2C 13700f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 13800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 80000 13900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 1406af3a0eaSjason #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 1428ae158cdSTsiChungLiew 143bae61eefSTsiChung Liew /* DSPI and Serial Flash */ 144bae61eefSTsiChung Liew #define CONFIG_CF_DSPI 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SBFHDR_SIZE 0x13 146a7323bbaSTsiChung Liew #ifdef CONFIG_CMD_SPI 147922cd751STsiChung Liew 148ee0a8462STsiChung Liew # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \ 149ee0a8462STsiChung Liew DSPI_CTAR_PCSSCK_1CLK | \ 150ee0a8462STsiChung Liew DSPI_CTAR_PASC(0) | \ 151ee0a8462STsiChung Liew DSPI_CTAR_PDT(0) | \ 152ee0a8462STsiChung Liew DSPI_CTAR_CSSCK(0) | \ 153ee0a8462STsiChung Liew DSPI_CTAR_ASC(0) | \ 154ee0a8462STsiChung Liew DSPI_CTAR_DT(1)) 155a7323bbaSTsiChung Liew #endif 156bae61eefSTsiChung Liew 1578ae158cdSTsiChungLiew /* PCI */ 158e8ee8f3aSTsiChungLiew #ifdef CONFIG_CMD_PCI 159f33fca22STsiChung Liew #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1 1602e72ad06STsiChungLiew 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4 1628ae158cdSTsiChungLiew 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BUS 0xA0000000 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 1668ae158cdSTsiChungLiew 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BUS 0xB1000000 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x01000000 1708ae158cdSTsiChungLiew 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_BUS 0xB0000000 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_SIZE 0x01000000 174e8ee8f3aSTsiChungLiew #endif 1758ae158cdSTsiChungLiew 1768ae158cdSTsiChungLiew /* FPGA - Spartan 2 */ 1778ae158cdSTsiChungLiew /* experiment 1788ae158cdSTsiChungLiew #define CONFIG_FPGA_COUNT 1 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_PROG_FEEDBACK 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_CHECK_CTRLC 1818ae158cdSTsiChungLiew */ 1828ae158cdSTsiChungLiew 1838ae158cdSTsiChungLiew /* Input, PCI, Flexbus, and VCO */ 1848ae158cdSTsiChungLiew #define CONFIG_EXTRA_CLOCK 1858ae158cdSTsiChungLiew 1869f751551STsiChung Liew #define CONFIG_PRAM 2048 /* 2048 KB */ 1878ae158cdSTsiChungLiew 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000) 1898ae158cdSTsiChungLiew 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR 0xFC000000 1918ae158cdSTsiChungLiew 1928ae158cdSTsiChungLiew /* 1938ae158cdSTsiChungLiew * Low Level Configuration Settings 1948ae158cdSTsiChungLiew * (address mappings, register initial values, etc.) 1958ae158cdSTsiChungLiew * You should know what you are doing if you make changes here. 1968ae158cdSTsiChungLiew */ 1978ae158cdSTsiChungLiew 1988ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 1998ae158cdSTsiChungLiew * Definitions for initial stack pointer and data area (in DPRAM) 2008ae158cdSTsiChungLiew */ 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000 202553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */ 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_CTRL 0x221 20425ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32) 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 206553f0982SWolfgang Denk #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32) 2078ae158cdSTsiChungLiew 2088ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 2098ae158cdSTsiChungLiew * Start addresses for the final memory configuration 2108ae158cdSTsiChungLiew * (Set up by the startup code) 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 2128ae158cdSTsiChungLiew */ 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE 0x40000000 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE1 0x48000000 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */ 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1 0x65311610 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2 0x59670000 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD 0x40010000 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE 0x00010033 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA 2228ae158cdSTsiChungLiew 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) 2258ae158cdSTsiChungLiew 2269f751551STsiChung Liew #ifdef CONFIG_CF_SBF 22709933fb0SJason Jin # define CONFIG_SERIAL_BOOT 22814d0a02aSWolfgang Denk # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400) 2299f751551STsiChung Liew #else 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 2319f751551STsiChung Liew #endif 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ 23409933fb0SJason Jin 23509933fb0SJason Jin /* Reserve 256 kB for malloc() */ 23609933fb0SJason Jin #define CONFIG_SYS_MALLOC_LEN (256 << 10) 2378ae158cdSTsiChungLiew 2388ae158cdSTsiChungLiew /* 2398ae158cdSTsiChungLiew * For booting Linux, the board info and command line data 2408ae158cdSTsiChungLiew * have to be in the first 8 MB of memory, since this is 2418ae158cdSTsiChungLiew * the maximum mapped by the Linux kernel during initialization ?? 2428ae158cdSTsiChungLiew */ 2438ae158cdSTsiChungLiew /* Initial Memory map for Linux */ 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 2458ae158cdSTsiChungLiew 2469f751551STsiChung Liew /* 2479f751551STsiChung Liew * Configuration for environment 24809933fb0SJason Jin * Environment is not embedded in u-boot. First time runing may have env 24909933fb0SJason Jin * crc error warning if there is no correct environment on the flash. 2508ae158cdSTsiChungLiew */ 2519f751551STsiChung Liew #undef CONFIG_ENV_OVERWRITE 2528ae158cdSTsiChungLiew 2538ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 2548ae158cdSTsiChungLiew * FLASH organization 2558ae158cdSTsiChungLiew */ 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_STMICRO_BOOT 257ee0a8462STsiChung Liew # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 258ee0a8462STsiChung Liew # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE 2590e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_OFFSET 0x30000 2600e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SIZE 0x2000 2610e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SECT_SIZE 0x10000 2629f751551STsiChung Liew #endif 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_ATMEL_BOOT 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE 2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE 26709933fb0SJason Jin # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000) 26809933fb0SJason Jin # define CONFIG_ENV_SIZE 0x2000 26909933fb0SJason Jin # define CONFIG_ENV_SECT_SIZE 0x10000 2709f751551STsiChung Liew #endif 2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_INTEL_BOOT 2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000) 2760e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SIZE 0x2000 2770e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SECT_SIZE 0x20000 2788ae158cdSTsiChungLiew #endif 2798ae158cdSTsiChungLiew 2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI 2818ae158cdSTsiChungLiew 2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */ 2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT 2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ 2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ 2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_CHECKSUM 2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE } 288b2d022d1STsiChung Liew # define CONFIG_FLASH_CFI_LEGACY 2898ae158cdSTsiChungLiew 290b2d022d1STsiChung Liew #ifdef CONFIG_FLASH_CFI_LEGACY 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATMEL_REGION 4 2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATMEL_TOTALSECT 11 2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7} 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000} 295b2d022d1STsiChung Liew #endif 296b2d022d1STsiChung Liew #endif 2978ae158cdSTsiChungLiew 2988ae158cdSTsiChungLiew /* 2998ae158cdSTsiChungLiew * This is setting for JFFS2 support in u-boot. 3008ae158cdSTsiChungLiew * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support. 3018ae158cdSTsiChungLiew */ 3029f751551STsiChung Liew #ifdef CONFIG_CMD_JFFS2 3039f751551STsiChung Liew #ifdef CF_STMICRO_BOOT 3049f751551STsiChung Liew # define CONFIG_JFFS2_DEV "nor1" 3059f751551STsiChung Liew # define CONFIG_JFFS2_PART_SIZE 0x01000000 3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000) 3079f751551STsiChung Liew #endif 3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_ATMEL_BOOT 309e8ee8f3aSTsiChungLiew # define CONFIG_JFFS2_DEV "nor1" 3108ae158cdSTsiChungLiew # define CONFIG_JFFS2_PART_SIZE 0x01000000 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000) 3129f751551STsiChung Liew #endif 3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_INTEL_BOOT 3148ae158cdSTsiChungLiew # define CONFIG_JFFS2_DEV "nor0" 3158ae158cdSTsiChungLiew # define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000) 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000) 3178ae158cdSTsiChungLiew #endif 3189f751551STsiChung Liew #endif 3198ae158cdSTsiChungLiew 3208ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 3218ae158cdSTsiChungLiew * Cache Configuration 3228ae158cdSTsiChungLiew */ 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE 16 324dd9f054eSTsiChung Liew 325dd9f054eSTsiChung Liew #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 326553f0982SWolfgang Denk CONFIG_SYS_INIT_RAM_SIZE - 8) 327dd9f054eSTsiChung Liew #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 328553f0982SWolfgang Denk CONFIG_SYS_INIT_RAM_SIZE - 4) 329dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA) 330dd9f054eSTsiChung Liew #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA) 331dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \ 332dd9f054eSTsiChung Liew CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 333dd9f054eSTsiChung Liew CF_ACR_EN | CF_ACR_SM_ALL) 334dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \ 335dd9f054eSTsiChung Liew CF_CACR_ICINVA | CF_CACR_EUSP) 336dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \ 337dd9f054eSTsiChung Liew CF_CACR_DEC | CF_CACR_DDCM_P | \ 338dd9f054eSTsiChung Liew CF_CACR_DCINVA) & ~CF_CACR_ICINVA) 3398ae158cdSTsiChungLiew 3408ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 3418ae158cdSTsiChungLiew * Memory bank definitions 3428ae158cdSTsiChungLiew */ 3438ae158cdSTsiChungLiew /* 3448ae158cdSTsiChungLiew * CS0 - NOR Flash 1, 2, 4, or 8MB 3458ae158cdSTsiChungLiew * CS1 - CompactFlash and registers 3468ae158cdSTsiChungLiew * CS2 - CPLD 3478ae158cdSTsiChungLiew * CS3 - FPGA 3488ae158cdSTsiChungLiew * CS4 - Available 3498ae158cdSTsiChungLiew * CS5 - Available 3508ae158cdSTsiChungLiew */ 3518ae158cdSTsiChungLiew 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT) 3538ae158cdSTsiChungLiew /* Atmel Flash */ 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE 0x04000000 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK 0x00070001 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL 0x00001140 3578ae158cdSTsiChungLiew /* Intel Flash */ 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE 0x00000000 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK 0x01FF0001 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL 0x00000D60 3618ae158cdSTsiChungLiew 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE 3638ae158cdSTsiChungLiew #else 3648ae158cdSTsiChungLiew /* Intel Flash */ 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE 0x00000000 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK 0x01FF0001 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL 0x00000D60 3688ae158cdSTsiChungLiew /* Atmel Flash */ 3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE 0x04000000 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK 0x00070001 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL 0x00001140 3728ae158cdSTsiChungLiew 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE 3748ae158cdSTsiChungLiew #endif 3758ae158cdSTsiChungLiew 3768ae158cdSTsiChungLiew /* CPLD */ 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_BASE 0x08000000 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_MASK 0x00070001 3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_CTRL 0x003f1140 3808ae158cdSTsiChungLiew 3818ae158cdSTsiChungLiew /* FPGA */ 3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS3_BASE 0x09000000 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS3_MASK 0x00070001 3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS3_CTRL 0x00000020 3858ae158cdSTsiChungLiew 386e8ee8f3aSTsiChungLiew #endif /* _M54455EVB_H */ 387