xref: /openbmc/u-boot/include/configs/M5373EVB.h (revision 2fe88d452268d61b5ca9cb0b1dda2974cc43faeb)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2aa5f1f9dSTsiChungLiew /*
3aa5f1f9dSTsiChungLiew  * Configuation settings for the Freescale MCF5373 FireEngine board.
4aa5f1f9dSTsiChungLiew  *
52ee03c6eSAlison Wang  * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
6aa5f1f9dSTsiChungLiew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7aa5f1f9dSTsiChungLiew  */
8aa5f1f9dSTsiChungLiew 
9aa5f1f9dSTsiChungLiew /*
10aa5f1f9dSTsiChungLiew  * board/config.h - configuration options, board specific
11aa5f1f9dSTsiChungLiew  */
12aa5f1f9dSTsiChungLiew 
13aa5f1f9dSTsiChungLiew #ifndef _M5373EVB_H
14aa5f1f9dSTsiChungLiew #define _M5373EVB_H
15aa5f1f9dSTsiChungLiew 
16aa5f1f9dSTsiChungLiew /*
17aa5f1f9dSTsiChungLiew  * High Level Configuration Options
18aa5f1f9dSTsiChungLiew  * (easy to change)
19aa5f1f9dSTsiChungLiew  */
20aa5f1f9dSTsiChungLiew 
21aa5f1f9dSTsiChungLiew #define CONFIG_MCFUART
226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
23aa5f1f9dSTsiChungLiew 
24aa5f1f9dSTsiChungLiew #undef CONFIG_WATCHDOG
25aa5f1f9dSTsiChungLiew #define CONFIG_WATCHDOG_TIMEOUT	3360	/* timeout in ms, max is 3.36 sec */
26aa5f1f9dSTsiChungLiew 
276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UNIFY_CACHE
28aa5f1f9dSTsiChungLiew 
29aa5f1f9dSTsiChungLiew #define CONFIG_MCFFEC
30aa5f1f9dSTsiChungLiew #ifdef CONFIG_MCFFEC
310f3ba7e9STsiChung Liew #	define CONFIG_MII_INIT		1
326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_DISCOVER_PHY
336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_RX_ETH_BUFFER	8
346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
35aa5f1f9dSTsiChungLiew 
366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_PINMUX		0
376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
38aa5f1f9dSTsiChungLiew #	define MCFFEC_TOUT_LOOP		50000
396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	ifndef CONFIG_SYS_DISCOVER_PHY
41aa5f1f9dSTsiChungLiew #		define FECDUPLEX	FULL
42aa5f1f9dSTsiChungLiew #		define FECSPEED		_100BASET
43aa5f1f9dSTsiChungLiew #	else
446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
46aa5f1f9dSTsiChungLiew #		endif
476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	endif			/* CONFIG_SYS_DISCOVER_PHY */
48aa5f1f9dSTsiChungLiew #endif
49aa5f1f9dSTsiChungLiew 
50aa5f1f9dSTsiChungLiew #define CONFIG_MCFRTC
51aa5f1f9dSTsiChungLiew #undef RTC_DEBUG
52aa5f1f9dSTsiChungLiew 
53aa5f1f9dSTsiChungLiew /* Timer */
54aa5f1f9dSTsiChungLiew #define CONFIG_MCFTMR
55aa5f1f9dSTsiChungLiew #undef CONFIG_MCFPIT
56aa5f1f9dSTsiChungLiew 
57aa5f1f9dSTsiChungLiew /* I2C */
5800f792e0SHeiko Schocher #define CONFIG_SYS_I2C
5900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
6000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	80000
6100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
6200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x58000
636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
64aa5f1f9dSTsiChungLiew 
65aa5f1f9dSTsiChungLiew #define CONFIG_UDP_CHECKSUM
66aa5f1f9dSTsiChungLiew 
67aa5f1f9dSTsiChungLiew #ifdef CONFIG_MCFFEC
68aa5f1f9dSTsiChungLiew #	define CONFIG_IPADDR	192.162.1.2
69aa5f1f9dSTsiChungLiew #	define CONFIG_NETMASK	255.255.255.0
70aa5f1f9dSTsiChungLiew #	define CONFIG_SERVERIP	192.162.1.1
71aa5f1f9dSTsiChungLiew #	define CONFIG_GATEWAYIP	192.162.1.1
72aa5f1f9dSTsiChungLiew #endif				/* FEC_ENET */
73aa5f1f9dSTsiChungLiew 
745bc0543dSMario Six #define CONFIG_HOSTNAME		"M5373EVB"
75aa5f1f9dSTsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS					\
76aa5f1f9dSTsiChungLiew 	"netdev=eth0\0"			\
775368c55dSMarek Vasut 	"loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0"	\
78aa5f1f9dSTsiChungLiew 	"u-boot=u-boot.bin\0"	\
79aa5f1f9dSTsiChungLiew 	"load=tftp ${loadaddr) ${u-boot}\0"	\
80aa5f1f9dSTsiChungLiew 	"upd=run load; run prog\0"	\
8109933fb0SJason Jin 	"prog=prot off 0 3ffff;"	\
8209933fb0SJason Jin 	"era 0 3ffff;"	\
83aa5f1f9dSTsiChungLiew 	"cp.b ${loadaddr} 0 ${filesize};"	\
84aa5f1f9dSTsiChungLiew 	"save\0"	\
85aa5f1f9dSTsiChungLiew 	""
86aa5f1f9dSTsiChungLiew 
87aa5f1f9dSTsiChungLiew #define CONFIG_PRAM		512	/* 512 KB */
88aa5f1f9dSTsiChungLiew 
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x40010000
90aa5f1f9dSTsiChungLiew 
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CLK			80000000
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CPU_CLK		CONFIG_SYS_CLK * 3
93aa5f1f9dSTsiChungLiew 
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0xFC000000
95aa5f1f9dSTsiChungLiew 
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LATCH_ADDR		(CONFIG_SYS_CS1_BASE + 0x80000)
97aa5f1f9dSTsiChungLiew 
98aa5f1f9dSTsiChungLiew /*
99aa5f1f9dSTsiChungLiew  * Low Level Configuration Settings
100aa5f1f9dSTsiChungLiew  * (address mappings, register initial values, etc.)
101aa5f1f9dSTsiChungLiew  * You should know what you are doing if you make changes here.
102aa5f1f9dSTsiChungLiew  */
103aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
104aa5f1f9dSTsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
105aa5f1f9dSTsiChungLiew  */
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x80000000
107553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x8000	/* Size of used area in internal SRAM */
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_CTRL	0x221
10925ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
111aa5f1f9dSTsiChungLiew 
112aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
113aa5f1f9dSTsiChungLiew  * Start addresses for the final memory configuration
114aa5f1f9dSTsiChungLiew  * (Set up by the startup code)
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
116aa5f1f9dSTsiChungLiew  */
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x40000000
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		32	/* SDRAM size in MB */
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1		0x53722730
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2		0x56670000
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL		0xE1092000
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD		0x40010000
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE		0x018D0000
124aa5f1f9dSTsiChungLiew 
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
127aa5f1f9dSTsiChungLiew 
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
130aa5f1f9dSTsiChungLiew 
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
133aa5f1f9dSTsiChungLiew 
134aa5f1f9dSTsiChungLiew /*
135aa5f1f9dSTsiChungLiew  * For booting Linux, the board info and command line data
136aa5f1f9dSTsiChungLiew  * have to be in the first 8 MB of memory, since this is
137aa5f1f9dSTsiChungLiew  * the maximum mapped by the Linux kernel during initialization ??
138aa5f1f9dSTsiChungLiew  */
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
140d6e4baf4STsiChung Liew #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
141aa5f1f9dSTsiChungLiew 
142aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
143aa5f1f9dSTsiChungLiew  * FLASH organization
144aa5f1f9dSTsiChungLiew  */
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		0x800000	/* Max size that the board might have */
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
150aa5f1f9dSTsiChungLiew #endif
151aa5f1f9dSTsiChungLiew 
1522ee03c6eSAlison Wang #ifdef CONFIG_NANDFLASH_SIZE
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_NAND_DEVICE	1
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_NAND_BASE		CONFIG_SYS_CS2_BASE
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_NAND_SIZE		1
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
157aa5f1f9dSTsiChungLiew #	define NAND_ALLOW_ERASE_ALL	1
158aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_NAND	1
159aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_DEV		"nand0"
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_JFFS2_PART_SIZE	(CONFIG_SYS_CS2_MASK & ~1)
161aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_PART_OFFSET	0x00000000
162aa5f1f9dSTsiChungLiew #endif
163aa5f1f9dSTsiChungLiew 
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
165aa5f1f9dSTsiChungLiew 
166aa5f1f9dSTsiChungLiew /* Configuration for environment
167aa5f1f9dSTsiChungLiew  * Environment is embedded in u-boot in the second sector of the flash
168aa5f1f9dSTsiChungLiew  */
1690e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		0x4000
1700e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x2000
171aa5f1f9dSTsiChungLiew 
1725296cb1dSangelo@sysam.it #define LDS_BOARD_TEXT \
1735296cb1dSangelo@sysam.it 	. = DEFINED(env_offset) ? env_offset : .; \
1740649cd0dSSimon Glass 	env/embedded.o(.text*);
1755296cb1dSangelo@sysam.it 
176aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
177aa5f1f9dSTsiChungLiew  * Cache Configuration
178aa5f1f9dSTsiChungLiew  */
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
180aa5f1f9dSTsiChungLiew 
181dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
182553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
183dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
184553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
185dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINVA)
186dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
187dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
188dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
189dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_EC | CF_CACR_CINVA | \
190dd9f054eSTsiChung Liew 					 CF_CACR_DCM_P)
191dd9f054eSTsiChung Liew 
192aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
193aa5f1f9dSTsiChungLiew  * Chipselect bank definitions
194aa5f1f9dSTsiChungLiew  */
195aa5f1f9dSTsiChungLiew /*
196aa5f1f9dSTsiChungLiew  * CS0 - NOR Flash 1, 2, 4, or 8MB
197aa5f1f9dSTsiChungLiew  * CS1 - CompactFlash and registers
198aa5f1f9dSTsiChungLiew  * CS2 - NAND Flash 16, 32, or 64MB
199aa5f1f9dSTsiChungLiew  * CS3 - Available
200aa5f1f9dSTsiChungLiew  * CS4 - Available
201aa5f1f9dSTsiChungLiew  * CS5 - Available
202aa5f1f9dSTsiChungLiew  */
2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE		0
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK		0x007f0001
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL		0x00001fa0
206aa5f1f9dSTsiChungLiew 
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE		0x10000000
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK		0x001f0001
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL		0x002A3780
210aa5f1f9dSTsiChungLiew 
2112ee03c6eSAlison Wang #ifdef CONFIG_NANDFLASH_SIZE
2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_BASE		0x20000000
2132ee03c6eSAlison Wang #define CONFIG_SYS_CS2_MASK		((CONFIG_NANDFLASH_SIZE << 20) | 1)
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_CTRL		0x00001f60
215aa5f1f9dSTsiChungLiew #endif
216aa5f1f9dSTsiChungLiew 
217aa5f1f9dSTsiChungLiew #endif				/* _M5373EVB_H */
218