xref: /openbmc/u-boot/drivers/watchdog/armada-37xx-wdt.c (revision e8ddbefccd0193340ebbe6fe53c5490624b7c110)
12b69a673SMarek Behún // SPDX-License-Identifier: GPL-2.0+
22b69a673SMarek Behún /*
32b69a673SMarek Behún  * Marvell Armada 37xx SoC Watchdog Driver
42b69a673SMarek Behún  *
52b69a673SMarek Behún  * Marek Behun <marek.behun@nic.cz>
62b69a673SMarek Behún  */
72b69a673SMarek Behún 
82b69a673SMarek Behún #include <common.h>
92b69a673SMarek Behún #include <dm.h>
102b69a673SMarek Behún #include <wdt.h>
112b69a673SMarek Behún #include <asm/io.h>
122b69a673SMarek Behún #include <asm/arch/cpu.h>
132b69a673SMarek Behún #include <asm/arch/soc.h>
142b69a673SMarek Behún 
152b69a673SMarek Behún DECLARE_GLOBAL_DATA_PTR;
162b69a673SMarek Behún 
172b69a673SMarek Behún struct a37xx_wdt {
182b69a673SMarek Behún 	void __iomem *sel_reg;
192b69a673SMarek Behún 	void __iomem *reg;
202b69a673SMarek Behún 	ulong clk_rate;
212b69a673SMarek Behún 	u64 timeout;
222b69a673SMarek Behún };
232b69a673SMarek Behún 
242b69a673SMarek Behún /*
25*7b03e996SMarek Behún  * We use Counter 1 as watchdog timer, and Counter 0 for re-triggering Counter 1
262b69a673SMarek Behún  */
272b69a673SMarek Behún 
28*7b03e996SMarek Behún #define CNTR_CTRL(id)			((id) * 0x10)
292b69a673SMarek Behún #define CNTR_CTRL_ENABLE		0x0001
302b69a673SMarek Behún #define CNTR_CTRL_ACTIVE		0x0002
312b69a673SMarek Behún #define CNTR_CTRL_MODE_MASK		0x000c
322b69a673SMarek Behún #define CNTR_CTRL_MODE_ONESHOT		0x0000
33*7b03e996SMarek Behún #define CNTR_CTRL_MODE_HWSIG		0x000c
34*7b03e996SMarek Behún #define CNTR_CTRL_TRIG_SRC_MASK		0x00f0
35*7b03e996SMarek Behún #define CNTR_CTRL_TRIG_SRC_PREV_CNTR	0x0050
362b69a673SMarek Behún #define CNTR_CTRL_PRESCALE_MASK		0xff00
372b69a673SMarek Behún #define CNTR_CTRL_PRESCALE_MIN		2
382b69a673SMarek Behún #define CNTR_CTRL_PRESCALE_SHIFT	8
392b69a673SMarek Behún 
40*7b03e996SMarek Behún #define CNTR_COUNT_LOW(id)		(CNTR_CTRL(id) + 0x4)
41*7b03e996SMarek Behún #define CNTR_COUNT_HIGH(id)		(CNTR_CTRL(id) + 0x8)
422b69a673SMarek Behún 
set_counter_value(struct a37xx_wdt * priv,int id,u64 val)43*7b03e996SMarek Behún static void set_counter_value(struct a37xx_wdt *priv, int id, u64 val)
442b69a673SMarek Behún {
45*7b03e996SMarek Behún 	writel(val & 0xffffffff, priv->reg + CNTR_COUNT_LOW(id));
46*7b03e996SMarek Behún 	writel(val >> 32, priv->reg + CNTR_COUNT_HIGH(id));
472b69a673SMarek Behún }
482b69a673SMarek Behún 
counter_enable(struct a37xx_wdt * priv,int id)49*7b03e996SMarek Behún static void counter_enable(struct a37xx_wdt *priv, int id)
502b69a673SMarek Behún {
51*7b03e996SMarek Behún 	setbits_le32(priv->reg + CNTR_CTRL(id), CNTR_CTRL_ENABLE);
522b69a673SMarek Behún }
532b69a673SMarek Behún 
counter_disable(struct a37xx_wdt * priv,int id)54*7b03e996SMarek Behún static void counter_disable(struct a37xx_wdt *priv, int id)
552b69a673SMarek Behún {
56*7b03e996SMarek Behún 	clrbits_le32(priv->reg + CNTR_CTRL(id), CNTR_CTRL_ENABLE);
57*7b03e996SMarek Behún }
582b69a673SMarek Behún 
init_counter(struct a37xx_wdt * priv,int id,u32 mode,u32 trig_src)59*7b03e996SMarek Behún static int init_counter(struct a37xx_wdt *priv, int id, u32 mode, u32 trig_src)
60*7b03e996SMarek Behún {
61*7b03e996SMarek Behún 	u32 reg;
62*7b03e996SMarek Behún 
63*7b03e996SMarek Behún 	reg = readl(priv->reg + CNTR_CTRL(id));
64*7b03e996SMarek Behún 	if (reg & CNTR_CTRL_ACTIVE)
65*7b03e996SMarek Behún 		return -EBUSY;
66*7b03e996SMarek Behún 
67*7b03e996SMarek Behún 	reg &= ~(CNTR_CTRL_MODE_MASK | CNTR_CTRL_PRESCALE_MASK |
68*7b03e996SMarek Behún 		 CNTR_CTRL_TRIG_SRC_MASK);
69*7b03e996SMarek Behún 
70*7b03e996SMarek Behún 	/* set mode */
71*7b03e996SMarek Behún 	reg |= mode;
72*7b03e996SMarek Behún 
73*7b03e996SMarek Behún 	/* set prescaler to the min value */
74*7b03e996SMarek Behún 	reg |= CNTR_CTRL_PRESCALE_MIN << CNTR_CTRL_PRESCALE_SHIFT;
75*7b03e996SMarek Behún 
76*7b03e996SMarek Behún 	/* set trigger source */
77*7b03e996SMarek Behún 	reg |= trig_src;
78*7b03e996SMarek Behún 
79*7b03e996SMarek Behún 	writel(reg, priv->reg + CNTR_CTRL(id));
80*7b03e996SMarek Behún 
81*7b03e996SMarek Behún 	return 0;
822b69a673SMarek Behún }
832b69a673SMarek Behún 
a37xx_wdt_reset(struct udevice * dev)842b69a673SMarek Behún static int a37xx_wdt_reset(struct udevice *dev)
852b69a673SMarek Behún {
862b69a673SMarek Behún 	struct a37xx_wdt *priv = dev_get_priv(dev);
872b69a673SMarek Behún 
882b69a673SMarek Behún 	if (!priv->timeout)
892b69a673SMarek Behún 		return -EINVAL;
902b69a673SMarek Behún 
91*7b03e996SMarek Behún 	/* counter 1 is retriggered by forcing end count on counter 0 */
92*7b03e996SMarek Behún 	counter_disable(priv, 0);
93*7b03e996SMarek Behún 	counter_enable(priv, 0);
942b69a673SMarek Behún 
952b69a673SMarek Behún 	return 0;
962b69a673SMarek Behún }
972b69a673SMarek Behún 
a37xx_wdt_expire_now(struct udevice * dev,ulong flags)982b69a673SMarek Behún static int a37xx_wdt_expire_now(struct udevice *dev, ulong flags)
992b69a673SMarek Behún {
1002b69a673SMarek Behún 	struct a37xx_wdt *priv = dev_get_priv(dev);
1012b69a673SMarek Behún 
102*7b03e996SMarek Behún 	/* first we set timeout to 0 */
103*7b03e996SMarek Behún 	counter_disable(priv, 1);
104*7b03e996SMarek Behún 	set_counter_value(priv, 1, 0);
105*7b03e996SMarek Behún 	counter_enable(priv, 1);
106*7b03e996SMarek Behún 
107*7b03e996SMarek Behún 	/* and then we start counter 1 by forcing end count on counter 0 */
108*7b03e996SMarek Behún 	counter_disable(priv, 0);
109*7b03e996SMarek Behún 	counter_enable(priv, 0);
1102b69a673SMarek Behún 
1112b69a673SMarek Behún 	return 0;
1122b69a673SMarek Behún }
1132b69a673SMarek Behún 
a37xx_wdt_start(struct udevice * dev,u64 ms,ulong flags)1142b69a673SMarek Behún static int a37xx_wdt_start(struct udevice *dev, u64 ms, ulong flags)
1152b69a673SMarek Behún {
1162b69a673SMarek Behún 	struct a37xx_wdt *priv = dev_get_priv(dev);
117*7b03e996SMarek Behún 	int err;
1182b69a673SMarek Behún 
119*7b03e996SMarek Behún 	err = init_counter(priv, 0, CNTR_CTRL_MODE_ONESHOT, 0);
120*7b03e996SMarek Behún 	if (err < 0)
121*7b03e996SMarek Behún 		return err;
1222b69a673SMarek Behún 
123*7b03e996SMarek Behún 	err = init_counter(priv, 1, CNTR_CTRL_MODE_HWSIG,
124*7b03e996SMarek Behún 			   CNTR_CTRL_TRIG_SRC_PREV_CNTR);
125*7b03e996SMarek Behún 	if (err < 0)
126*7b03e996SMarek Behún 		return err;
1272b69a673SMarek Behún 
1282b69a673SMarek Behún 	priv->timeout = ms * priv->clk_rate / 1000 / CNTR_CTRL_PRESCALE_MIN;
1292b69a673SMarek Behún 
130*7b03e996SMarek Behún 	set_counter_value(priv, 0, 0);
131*7b03e996SMarek Behún 	set_counter_value(priv, 1, priv->timeout);
132*7b03e996SMarek Behún 	counter_enable(priv, 1);
1332b69a673SMarek Behún 
134*7b03e996SMarek Behún 	/* we have to force end count on counter 0 to start counter 1 */
135*7b03e996SMarek Behún 	counter_enable(priv, 0);
1362b69a673SMarek Behún 
1372b69a673SMarek Behún 	return 0;
1382b69a673SMarek Behún }
1392b69a673SMarek Behún 
a37xx_wdt_stop(struct udevice * dev)1402b69a673SMarek Behún static int a37xx_wdt_stop(struct udevice *dev)
1412b69a673SMarek Behún {
1422b69a673SMarek Behún 	struct a37xx_wdt *priv = dev_get_priv(dev);
1432b69a673SMarek Behún 
144*7b03e996SMarek Behún 	counter_disable(priv, 1);
145*7b03e996SMarek Behún 	counter_disable(priv, 0);
146*7b03e996SMarek Behún 	writel(0, priv->sel_reg);
1472b69a673SMarek Behún 
1482b69a673SMarek Behún 	return 0;
1492b69a673SMarek Behún }
1502b69a673SMarek Behún 
a37xx_wdt_probe(struct udevice * dev)1512b69a673SMarek Behún static int a37xx_wdt_probe(struct udevice *dev)
1522b69a673SMarek Behún {
1532b69a673SMarek Behún 	struct a37xx_wdt *priv = dev_get_priv(dev);
1542b69a673SMarek Behún 	fdt_addr_t addr;
1552b69a673SMarek Behún 
1562b69a673SMarek Behún 	addr = dev_read_addr_index(dev, 0);
1572b69a673SMarek Behún 	if (addr == FDT_ADDR_T_NONE)
1582b69a673SMarek Behún 		goto err;
1592b69a673SMarek Behún 	priv->sel_reg = (void __iomem *)addr;
1602b69a673SMarek Behún 
1612b69a673SMarek Behún 	addr = dev_read_addr_index(dev, 1);
1622b69a673SMarek Behún 	if (addr == FDT_ADDR_T_NONE)
1632b69a673SMarek Behún 		goto err;
1642b69a673SMarek Behún 	priv->reg = (void __iomem *)addr;
1652b69a673SMarek Behún 
1662b69a673SMarek Behún 	priv->clk_rate = (ulong)get_ref_clk() * 1000000;
1672b69a673SMarek Behún 
1682b69a673SMarek Behún 	/*
169*7b03e996SMarek Behún 	 * We use counter 1 as watchdog timer, therefore we only set bit
170*7b03e996SMarek Behún 	 * TIMER1_IS_WCHDOG_TIMER. Counter 0 is only used to force re-trigger on
171*7b03e996SMarek Behún 	 * counter 1.
1722b69a673SMarek Behún 	 */
1732b69a673SMarek Behún 	writel(1 << 1, priv->sel_reg);
1742b69a673SMarek Behún 
1752b69a673SMarek Behún 	return 0;
1762b69a673SMarek Behún err:
1772b69a673SMarek Behún 	dev_err(dev, "no io address\n");
1782b69a673SMarek Behún 	return -ENODEV;
1792b69a673SMarek Behún }
1802b69a673SMarek Behún 
1812b69a673SMarek Behún static const struct wdt_ops a37xx_wdt_ops = {
1822b69a673SMarek Behún 	.start = a37xx_wdt_start,
1832b69a673SMarek Behún 	.reset = a37xx_wdt_reset,
1842b69a673SMarek Behún 	.stop = a37xx_wdt_stop,
1852b69a673SMarek Behún 	.expire_now = a37xx_wdt_expire_now,
1862b69a673SMarek Behún };
1872b69a673SMarek Behún 
1882b69a673SMarek Behún static const struct udevice_id a37xx_wdt_ids[] = {
1892b69a673SMarek Behún 	{ .compatible = "marvell,armada-3700-wdt" },
1902b69a673SMarek Behún 	{}
1912b69a673SMarek Behún };
1922b69a673SMarek Behún 
1932b69a673SMarek Behún U_BOOT_DRIVER(a37xx_wdt) = {
1942b69a673SMarek Behún 	.name = "armada_37xx_wdt",
1952b69a673SMarek Behún 	.id = UCLASS_WDT,
1962b69a673SMarek Behún 	.of_match = a37xx_wdt_ids,
1972b69a673SMarek Behún 	.probe = a37xx_wdt_probe,
1982b69a673SMarek Behún 	.priv_auto_alloc_size = sizeof(struct a37xx_wdt),
1992b69a673SMarek Behún 	.ops = &a37xx_wdt_ops,
2002b69a673SMarek Behún };
201