xref: /openbmc/u-boot/drivers/video/tda19988.c (revision b592936d357f6c648f59ae0e3159149df3a942fb)
1*055da186SLiviu Dudau // SPDX-License-Identifier: GPL-2.0+
2*055da186SLiviu Dudau /*
3*055da186SLiviu Dudau  * (C) Copyright 2018 Liviu Dudau <liviu@dudau.co.uk>
4*055da186SLiviu Dudau  *
5*055da186SLiviu Dudau  * Based on the Linux driver, (C) 2012 Texas Instruments
6*055da186SLiviu Dudau  */
7*055da186SLiviu Dudau 
8*055da186SLiviu Dudau #include <common.h>
9*055da186SLiviu Dudau #include <dm.h>
10*055da186SLiviu Dudau #include <display.h>
11*055da186SLiviu Dudau #include <i2c.h>
12*055da186SLiviu Dudau 
13*055da186SLiviu Dudau /*
14*055da186SLiviu Dudau  * TDA19988 uses paged registers. We encode the page# in the upper
15*055da186SLiviu Dudau  * bits of the register#. It also means that reads/writes to a register
16*055da186SLiviu Dudau  * have to ensure that the register's page is selected as the current
17*055da186SLiviu Dudau  * page.
18*055da186SLiviu Dudau  */
19*055da186SLiviu Dudau #define REG(page, addr)		(((page) << 8) | (addr))
20*055da186SLiviu Dudau #define REG2ADDR(reg)		((reg) & 0xff)
21*055da186SLiviu Dudau #define REG2PAGE(reg)		(((reg) >> 8) & 0xff)
22*055da186SLiviu Dudau 
23*055da186SLiviu Dudau /* register for setting current page */
24*055da186SLiviu Dudau #define REG_CURRENT_PAGE		0xff
25*055da186SLiviu Dudau 
26*055da186SLiviu Dudau /* Page 00h: General Control */
27*055da186SLiviu Dudau #define REG_VERSION_LSB		REG(0x00, 0x00)     /* read */
28*055da186SLiviu Dudau #define REG_MAIN_CNTRL0		REG(0x00, 0x01)     /* read/write */
29*055da186SLiviu Dudau #define  MAIN_CNTRL0_SR		BIT(0)
30*055da186SLiviu Dudau #define  MAIN_CNTRL0_DECS	BIT(1)
31*055da186SLiviu Dudau #define  MAIN_CNTRL0_DEHS	BIT(2)
32*055da186SLiviu Dudau #define  MAIN_CNTRL0_CECS	BIT(3)
33*055da186SLiviu Dudau #define  MAIN_CNTRL0_CEHS	BIT(4)
34*055da186SLiviu Dudau #define  MAIN_CNTRL0_SCALER	BIT(7)
35*055da186SLiviu Dudau #define REG_VERSION_MSB		REG(0x00, 0x02)     /* read */
36*055da186SLiviu Dudau #define REG_SOFTRESET		REG(0x00, 0x0a)     /* write */
37*055da186SLiviu Dudau #define  SOFTRESET_AUDIO	BIT(0)
38*055da186SLiviu Dudau #define  SOFTRESET_I2C_MASTER	BIT(1)
39*055da186SLiviu Dudau #define REG_DDC_DISABLE		REG(0x00, 0x0b)     /* read/write */
40*055da186SLiviu Dudau #define REG_I2C_MASTER		REG(0x00, 0x0d)     /* read/write */
41*055da186SLiviu Dudau #define  I2C_MASTER_DIS_MM	BIT(0)
42*055da186SLiviu Dudau #define  I2C_MASTER_DIS_FILT	BIT(1)
43*055da186SLiviu Dudau #define  I2C_MASTER_APP_STRT_LAT BIT(2)
44*055da186SLiviu Dudau #define REG_FEAT_POWERDOWN	REG(0x00, 0x0e)     /* read/write */
45*055da186SLiviu Dudau #define  FEAT_POWERDOWN_PREFILT	BIT(0)
46*055da186SLiviu Dudau #define  FEAT_POWERDOWN_CSC	BIT(1)
47*055da186SLiviu Dudau #define  FEAT_POWERDOWN_SPDIF	BIT(3)
48*055da186SLiviu Dudau #define REG_INT_FLAGS_0		REG(0x00, 0x0f)     /* read/write */
49*055da186SLiviu Dudau #define REG_INT_FLAGS_1		REG(0x00, 0x10)     /* read/write */
50*055da186SLiviu Dudau #define REG_INT_FLAGS_2		REG(0x00, 0x11)     /* read/write */
51*055da186SLiviu Dudau #define  INT_FLAGS_2_EDID_BLK_RD  BIT(1)
52*055da186SLiviu Dudau #define REG_ENA_VP_0		REG(0x00, 0x18)     /* read/write */
53*055da186SLiviu Dudau #define REG_ENA_VP_1		REG(0x00, 0x19)     /* read/write */
54*055da186SLiviu Dudau #define REG_ENA_VP_2		REG(0x00, 0x1a)     /* read/write */
55*055da186SLiviu Dudau #define REG_ENA_AP		REG(0x00, 0x1e)     /* read/write */
56*055da186SLiviu Dudau #define REG_VIP_CNTRL_0		REG(0x00, 0x20)     /* write */
57*055da186SLiviu Dudau #define  VIP_CNTRL_0_MIRR_A	BIT(7)
58*055da186SLiviu Dudau #define  VIP_CNTRL_0_SWAP_A(x)	(((x) & 7) << 4)
59*055da186SLiviu Dudau #define  VIP_CNTRL_0_MIRR_B	BIT(3)
60*055da186SLiviu Dudau #define  VIP_CNTRL_0_SWAP_B(x)	(((x) & 7) << 0)
61*055da186SLiviu Dudau #define REG_VIP_CNTRL_1		REG(0x00, 0x21)     /* write */
62*055da186SLiviu Dudau #define  VIP_CNTRL_1_MIRR_C	BIT(7)
63*055da186SLiviu Dudau #define  VIP_CNTRL_1_SWAP_C(x)	(((x) & 7) << 4)
64*055da186SLiviu Dudau #define  VIP_CNTRL_1_MIRR_D	BIT(3)
65*055da186SLiviu Dudau #define  VIP_CNTRL_1_SWAP_D(x)	(((x) & 7) << 0)
66*055da186SLiviu Dudau #define REG_VIP_CNTRL_2		REG(0x00, 0x22)     /* write */
67*055da186SLiviu Dudau #define  VIP_CNTRL_2_MIRR_E	BIT(7)
68*055da186SLiviu Dudau #define  VIP_CNTRL_2_SWAP_E(x)	(((x) & 7) << 4)
69*055da186SLiviu Dudau #define  VIP_CNTRL_2_MIRR_F	BIT(3)
70*055da186SLiviu Dudau #define  VIP_CNTRL_2_SWAP_F(x)	(((x) & 7) << 0)
71*055da186SLiviu Dudau #define REG_VIP_CNTRL_3		REG(0x00, 0x23)     /* write */
72*055da186SLiviu Dudau #define  VIP_CNTRL_3_X_TGL	BIT(0)
73*055da186SLiviu Dudau #define  VIP_CNTRL_3_H_TGL	BIT(1)
74*055da186SLiviu Dudau #define  VIP_CNTRL_3_V_TGL	BIT(2)
75*055da186SLiviu Dudau #define  VIP_CNTRL_3_EMB	BIT(3)
76*055da186SLiviu Dudau #define  VIP_CNTRL_3_SYNC_DE	BIT(4)
77*055da186SLiviu Dudau #define  VIP_CNTRL_3_SYNC_HS	BIT(5)
78*055da186SLiviu Dudau #define  VIP_CNTRL_3_DE_INT	BIT(6)
79*055da186SLiviu Dudau #define  VIP_CNTRL_3_EDGE	BIT(7)
80*055da186SLiviu Dudau #define REG_VIP_CNTRL_4		REG(0x00, 0x24)     /* write */
81*055da186SLiviu Dudau #define  VIP_CNTRL_4_BLC(x)	(((x) & 3) << 0)
82*055da186SLiviu Dudau #define  VIP_CNTRL_4_BLANKIT(x)	(((x) & 3) << 2)
83*055da186SLiviu Dudau #define  VIP_CNTRL_4_CCIR656	BIT(4)
84*055da186SLiviu Dudau #define  VIP_CNTRL_4_656_ALT	BIT(5)
85*055da186SLiviu Dudau #define  VIP_CNTRL_4_TST_656	BIT(6)
86*055da186SLiviu Dudau #define  VIP_CNTRL_4_TST_PAT	BIT(7)
87*055da186SLiviu Dudau #define REG_VIP_CNTRL_5		REG(0x00, 0x25)     /* write */
88*055da186SLiviu Dudau #define  VIP_CNTRL_5_CKCASE	BIT(0)
89*055da186SLiviu Dudau #define  VIP_CNTRL_5_SP_CNT(x)	(((x) & 3) << 1)
90*055da186SLiviu Dudau #define REG_MUX_VP_VIP_OUT	REG(0x00, 0x27)     /* read/write */
91*055da186SLiviu Dudau #define REG_MAT_CONTRL		REG(0x00, 0x80)     /* write */
92*055da186SLiviu Dudau #define  MAT_CONTRL_MAT_SC(x)	(((x) & 3) << 0)
93*055da186SLiviu Dudau #define  MAT_CONTRL_MAT_BP	BIT(2)
94*055da186SLiviu Dudau #define REG_VIDFORMAT		REG(0x00, 0xa0)     /* write */
95*055da186SLiviu Dudau #define REG_REFPIX_MSB		REG(0x00, 0xa1)     /* write */
96*055da186SLiviu Dudau #define REG_REFPIX_LSB		REG(0x00, 0xa2)     /* write */
97*055da186SLiviu Dudau #define REG_REFLINE_MSB		REG(0x00, 0xa3)     /* write */
98*055da186SLiviu Dudau #define REG_REFLINE_LSB		REG(0x00, 0xa4)     /* write */
99*055da186SLiviu Dudau #define REG_NPIX_MSB		REG(0x00, 0xa5)     /* write */
100*055da186SLiviu Dudau #define REG_NPIX_LSB		REG(0x00, 0xa6)     /* write */
101*055da186SLiviu Dudau #define REG_NLINE_MSB		REG(0x00, 0xa7)     /* write */
102*055da186SLiviu Dudau #define REG_NLINE_LSB		REG(0x00, 0xa8)     /* write */
103*055da186SLiviu Dudau #define REG_VS_LINE_STRT_1_MSB	REG(0x00, 0xa9)     /* write */
104*055da186SLiviu Dudau #define REG_VS_LINE_STRT_1_LSB	REG(0x00, 0xaa)     /* write */
105*055da186SLiviu Dudau #define REG_VS_PIX_STRT_1_MSB	REG(0x00, 0xab)     /* write */
106*055da186SLiviu Dudau #define REG_VS_PIX_STRT_1_LSB	REG(0x00, 0xac)     /* write */
107*055da186SLiviu Dudau #define REG_VS_LINE_END_1_MSB	REG(0x00, 0xad)     /* write */
108*055da186SLiviu Dudau #define REG_VS_LINE_END_1_LSB	REG(0x00, 0xae)     /* write */
109*055da186SLiviu Dudau #define REG_VS_PIX_END_1_MSB	REG(0x00, 0xaf)     /* write */
110*055da186SLiviu Dudau #define REG_VS_PIX_END_1_LSB	REG(0x00, 0xb0)     /* write */
111*055da186SLiviu Dudau #define REG_VS_LINE_STRT_2_MSB	REG(0x00, 0xb1)     /* write */
112*055da186SLiviu Dudau #define REG_VS_LINE_STRT_2_LSB	REG(0x00, 0xb2)     /* write */
113*055da186SLiviu Dudau #define REG_VS_PIX_STRT_2_MSB	REG(0x00, 0xb3)     /* write */
114*055da186SLiviu Dudau #define REG_VS_PIX_STRT_2_LSB	REG(0x00, 0xb4)     /* write */
115*055da186SLiviu Dudau #define REG_VS_LINE_END_2_MSB	REG(0x00, 0xb5)     /* write */
116*055da186SLiviu Dudau #define REG_VS_LINE_END_2_LSB	REG(0x00, 0xb6)     /* write */
117*055da186SLiviu Dudau #define REG_VS_PIX_END_2_MSB	REG(0x00, 0xb7)     /* write */
118*055da186SLiviu Dudau #define REG_VS_PIX_END_2_LSB	REG(0x00, 0xb8)     /* write */
119*055da186SLiviu Dudau #define REG_HS_PIX_START_MSB	REG(0x00, 0xb9)     /* write */
120*055da186SLiviu Dudau #define REG_HS_PIX_START_LSB	REG(0x00, 0xba)     /* write */
121*055da186SLiviu Dudau #define REG_HS_PIX_STOP_MSB	REG(0x00, 0xbb)     /* write */
122*055da186SLiviu Dudau #define REG_HS_PIX_STOP_LSB	REG(0x00, 0xbc)     /* write */
123*055da186SLiviu Dudau #define REG_VWIN_START_1_MSB	REG(0x00, 0xbd)     /* write */
124*055da186SLiviu Dudau #define REG_VWIN_START_1_LSB	REG(0x00, 0xbe)     /* write */
125*055da186SLiviu Dudau #define REG_VWIN_END_1_MSB	REG(0x00, 0xbf)     /* write */
126*055da186SLiviu Dudau #define REG_VWIN_END_1_LSB	REG(0x00, 0xc0)     /* write */
127*055da186SLiviu Dudau #define REG_VWIN_START_2_MSB	REG(0x00, 0xc1)     /* write */
128*055da186SLiviu Dudau #define REG_VWIN_START_2_LSB	REG(0x00, 0xc2)     /* write */
129*055da186SLiviu Dudau #define REG_VWIN_END_2_MSB	REG(0x00, 0xc3)     /* write */
130*055da186SLiviu Dudau #define REG_VWIN_END_2_LSB	REG(0x00, 0xc4)     /* write */
131*055da186SLiviu Dudau #define REG_DE_START_MSB	REG(0x00, 0xc5)     /* write */
132*055da186SLiviu Dudau #define REG_DE_START_LSB	REG(0x00, 0xc6)     /* write */
133*055da186SLiviu Dudau #define REG_DE_STOP_MSB		REG(0x00, 0xc7)     /* write */
134*055da186SLiviu Dudau #define REG_DE_STOP_LSB		REG(0x00, 0xc8)     /* write */
135*055da186SLiviu Dudau #define REG_TBG_CNTRL_0		REG(0x00, 0xca)     /* write */
136*055da186SLiviu Dudau #define  TBG_CNTRL_0_TOP_TGL	BIT(0)
137*055da186SLiviu Dudau #define  TBG_CNTRL_0_TOP_SEL	BIT(1)
138*055da186SLiviu Dudau #define  TBG_CNTRL_0_DE_EXT	BIT(2)
139*055da186SLiviu Dudau #define  TBG_CNTRL_0_TOP_EXT	BIT(3)
140*055da186SLiviu Dudau #define  TBG_CNTRL_0_FRAME_DIS	BIT(5)
141*055da186SLiviu Dudau #define  TBG_CNTRL_0_SYNC_MTHD	BIT(6)
142*055da186SLiviu Dudau #define  TBG_CNTRL_0_SYNC_ONCE	BIT(7)
143*055da186SLiviu Dudau #define REG_TBG_CNTRL_1		REG(0x00, 0xcb)     /* write */
144*055da186SLiviu Dudau #define  TBG_CNTRL_1_H_TGL	BIT(0)
145*055da186SLiviu Dudau #define  TBG_CNTRL_1_V_TGL	BIT(1)
146*055da186SLiviu Dudau #define  TBG_CNTRL_1_TGL_EN	BIT(2)
147*055da186SLiviu Dudau #define  TBG_CNTRL_1_X_EXT	BIT(3)
148*055da186SLiviu Dudau #define  TBG_CNTRL_1_H_EXT	BIT(4)
149*055da186SLiviu Dudau #define  TBG_CNTRL_1_V_EXT	BIT(5)
150*055da186SLiviu Dudau #define  TBG_CNTRL_1_DWIN_DIS	BIT(6)
151*055da186SLiviu Dudau #define REG_ENABLE_SPACE	REG(0x00, 0xd6)     /* write */
152*055da186SLiviu Dudau #define REG_HVF_CNTRL_0		REG(0x00, 0xe4)     /* write */
153*055da186SLiviu Dudau #define  HVF_CNTRL_0_SM		BIT(7)
154*055da186SLiviu Dudau #define  HVF_CNTRL_0_RWB	BIT(6)
155*055da186SLiviu Dudau #define  HVF_CNTRL_0_PREFIL(x)	(((x) & 3) << 2)
156*055da186SLiviu Dudau #define  HVF_CNTRL_0_INTPOL(x)	(((x) & 3) << 0)
157*055da186SLiviu Dudau #define REG_HVF_CNTRL_1		REG(0x00, 0xe5)     /* write */
158*055da186SLiviu Dudau #define  HVF_CNTRL_1_FOR	BIT(0)
159*055da186SLiviu Dudau #define  HVF_CNTRL_1_YUVBLK	BIT(1)
160*055da186SLiviu Dudau #define  HVF_CNTRL_1_VQR(x)	(((x) & 3) << 2)
161*055da186SLiviu Dudau #define  HVF_CNTRL_1_PAD(x)	(((x) & 3) << 4)
162*055da186SLiviu Dudau #define REG_RPT_CNTRL		REG(0x00, 0xf0)     /* write */
163*055da186SLiviu Dudau #define REG_AIP_CLKSEL		REG(0x00, 0xfd)     /* write */
164*055da186SLiviu Dudau #define  AIP_CLKSEL_AIP_SPDIF	(0 << 3)
165*055da186SLiviu Dudau #define  AIP_CLKSEL_AIP_I2S	BIT(3)
166*055da186SLiviu Dudau #define  AIP_CLKSEL_FS_ACLK	(0 << 0)
167*055da186SLiviu Dudau #define  AIP_CLKSEL_FS_MCLK	BIT(0)
168*055da186SLiviu Dudau 
169*055da186SLiviu Dudau /* Page 02h: PLL settings */
170*055da186SLiviu Dudau #define REG_PLL_SERIAL_1	REG(0x02, 0x00)     /* read/write */
171*055da186SLiviu Dudau #define  PLL_SERIAL_1_SRL_FDN	   BIT(0)
172*055da186SLiviu Dudau #define  PLL_SERIAL_1_SRL_IZ(x)	   (((x) & 3) << 1)
173*055da186SLiviu Dudau #define  PLL_SERIAL_1_SRL_MAN_IZ   BIT(6)
174*055da186SLiviu Dudau #define REG_PLL_SERIAL_2	REG(0x02, 0x01)     /* read/write */
175*055da186SLiviu Dudau #define  PLL_SERIAL_2_SRL_NOSC(x)  ((x) << 0)
176*055da186SLiviu Dudau #define  PLL_SERIAL_2_SRL_PR(x)	   (((x) & 0xf) << 4)
177*055da186SLiviu Dudau #define REG_PLL_SERIAL_3	REG(0x02, 0x02)     /* read/write */
178*055da186SLiviu Dudau #define  PLL_SERIAL_3_SRL_CCIR	   BIT(0)
179*055da186SLiviu Dudau #define  PLL_SERIAL_3_SRL_DE	   BIT(2)
180*055da186SLiviu Dudau #define  PLL_SERIAL_3_SRL_PXIN_SEL BIT(4)
181*055da186SLiviu Dudau #define REG_SERIALIZER		REG(0x02, 0x03)     /* read/write */
182*055da186SLiviu Dudau #define REG_BUFFER_OUT		REG(0x02, 0x04)     /* read/write */
183*055da186SLiviu Dudau #define REG_PLL_SCG1		REG(0x02, 0x05)     /* read/write */
184*055da186SLiviu Dudau #define REG_PLL_SCG2		REG(0x02, 0x06)     /* read/write */
185*055da186SLiviu Dudau #define REG_PLL_SCGN1		REG(0x02, 0x07)     /* read/write */
186*055da186SLiviu Dudau #define REG_PLL_SCGN2		REG(0x02, 0x08)     /* read/write */
187*055da186SLiviu Dudau #define REG_PLL_SCGR1		REG(0x02, 0x09)     /* read/write */
188*055da186SLiviu Dudau #define REG_PLL_SCGR2		REG(0x02, 0x0a)     /* read/write */
189*055da186SLiviu Dudau #define REG_AUDIO_DIV		REG(0x02, 0x0e)     /* read/write */
190*055da186SLiviu Dudau #define  AUDIO_DIV_SERCLK_1	0
191*055da186SLiviu Dudau #define  AUDIO_DIV_SERCLK_2	1
192*055da186SLiviu Dudau #define  AUDIO_DIV_SERCLK_4	2
193*055da186SLiviu Dudau #define  AUDIO_DIV_SERCLK_8	3
194*055da186SLiviu Dudau #define  AUDIO_DIV_SERCLK_16	4
195*055da186SLiviu Dudau #define  AUDIO_DIV_SERCLK_32	5
196*055da186SLiviu Dudau #define REG_SEL_CLK		REG(0x02, 0x11)     /* read/write */
197*055da186SLiviu Dudau #define  SEL_CLK_SEL_CLK1	BIT(0)
198*055da186SLiviu Dudau #define  SEL_CLK_SEL_VRF_CLK(x)	(((x) & 3) << 1)
199*055da186SLiviu Dudau #define  SEL_CLK_ENA_SC_CLK	BIT(3)
200*055da186SLiviu Dudau #define REG_ANA_GENERAL		REG(0x02, 0x12)     /* read/write */
201*055da186SLiviu Dudau 
202*055da186SLiviu Dudau /* Page 09h: EDID Control */
203*055da186SLiviu Dudau #define REG_EDID_DATA_0		REG(0x09, 0x00)     /* read */
204*055da186SLiviu Dudau /* next 127 successive registers are the EDID block */
205*055da186SLiviu Dudau #define REG_EDID_CTRL		REG(0x09, 0xfa)     /* read/write */
206*055da186SLiviu Dudau #define REG_DDC_ADDR		REG(0x09, 0xfb)     /* read/write */
207*055da186SLiviu Dudau #define REG_DDC_OFFS		REG(0x09, 0xfc)     /* read/write */
208*055da186SLiviu Dudau #define REG_DDC_SEGM_ADDR	REG(0x09, 0xfd)     /* read/write */
209*055da186SLiviu Dudau #define REG_DDC_SEGM		REG(0x09, 0xfe)     /* read/write */
210*055da186SLiviu Dudau 
211*055da186SLiviu Dudau /* Page 11h: audio settings and content info packets */
212*055da186SLiviu Dudau #define REG_AIP_CNTRL_0		REG(0x11, 0x00)     /* read/write */
213*055da186SLiviu Dudau #define  AIP_CNTRL_0_RST_FIFO	BIT(0)
214*055da186SLiviu Dudau #define REG_ENC_CNTRL		REG(0x11, 0x0d)     /* read/write */
215*055da186SLiviu Dudau #define  ENC_CNTRL_RST_ENC	BIT(0)
216*055da186SLiviu Dudau #define  ENC_CNTRL_RST_SEL	BIT(1)
217*055da186SLiviu Dudau #define  ENC_CNTRL_CTL_CODE(x)	(((x) & 3) << 2)
218*055da186SLiviu Dudau 
219*055da186SLiviu Dudau /* Page 12h: HDCP and OTP */
220*055da186SLiviu Dudau #define REG_TX3			REG(0x12, 0x9a)     /* read/write */
221*055da186SLiviu Dudau #define REG_TX4			REG(0x12, 0x9b)     /* read/write */
222*055da186SLiviu Dudau #define  TX4_PD_RAM		BIT(1)
223*055da186SLiviu Dudau #define REG_TX33		REG(0x12, 0xb8)     /* read/write */
224*055da186SLiviu Dudau #define  TX33_HDMI		BIT(1)
225*055da186SLiviu Dudau 
226*055da186SLiviu Dudau /* CEC registers, not paged */
227*055da186SLiviu Dudau #define REG_CEC_FRO_IM_CLK_CTRL		0xfb	    /* read/write */
228*055da186SLiviu Dudau #define  CEC_FRO_IM_CLK_CTRL_GHOST_DIS	BIT(7)
229*055da186SLiviu Dudau #define  CEC_FRO_IM_CLK_CTRL_ENA_OTP	BIT(6)
230*055da186SLiviu Dudau #define  CEC_FRO_IM_CLK_CTRL_IMCLK_SEL	BIT(1)
231*055da186SLiviu Dudau #define  CEC_FRO_IM_CLK_CTRL_FRO_DIV	BIT(0)
232*055da186SLiviu Dudau #define REG_CEC_RXSHPDINTENA		0xfc	    /* read/write */
233*055da186SLiviu Dudau #define REG_CEC_RXSHPDINT		0xfd	    /* read */
234*055da186SLiviu Dudau #define  CEC_RXSHPDINT_RXSENS		BIT(0)
235*055da186SLiviu Dudau #define  CEC_RXSHPDINT_HPD		BIT(1)
236*055da186SLiviu Dudau #define TDA19988_CEC_ENAMODS		0xff	    /* read/write */
237*055da186SLiviu Dudau #define  CEC_ENAMODS_EN_RXSENS		BIT(2)
238*055da186SLiviu Dudau #define  CEC_ENAMODS_EN_HDMI		BIT(1)
239*055da186SLiviu Dudau #define  CEC_ENAMODS_EN_CEC		BIT(0)
240*055da186SLiviu Dudau 
241*055da186SLiviu Dudau /* Device versions */
242*055da186SLiviu Dudau #define TDA9989N2	0x0101
243*055da186SLiviu Dudau #define TDA19989	0x0201
244*055da186SLiviu Dudau #define TDA19989N2	0x0202
245*055da186SLiviu Dudau #define TDA19988	0x0301
246*055da186SLiviu Dudau 
247*055da186SLiviu Dudau struct tda19988_priv {
248*055da186SLiviu Dudau 	struct udevice *chip;
249*055da186SLiviu Dudau 	struct udevice *cec_chip;
250*055da186SLiviu Dudau 	u16 revision;
251*055da186SLiviu Dudau 	u8 current_page;
252*055da186SLiviu Dudau };
253*055da186SLiviu Dudau 
tda19988_register_set(struct tda19988_priv * priv,u16 reg,u8 val)254*055da186SLiviu Dudau static void tda19988_register_set(struct tda19988_priv *priv, u16 reg, u8 val)
255*055da186SLiviu Dudau {
256*055da186SLiviu Dudau 	u8 old_val, page = REG2PAGE(reg);
257*055da186SLiviu Dudau 
258*055da186SLiviu Dudau 	if (priv->current_page != page) {
259*055da186SLiviu Dudau 		dm_i2c_reg_write(priv->chip, REG_CURRENT_PAGE, page);
260*055da186SLiviu Dudau 		priv->current_page = page;
261*055da186SLiviu Dudau 	}
262*055da186SLiviu Dudau 	old_val = dm_i2c_reg_read(priv->chip, REG2ADDR(reg));
263*055da186SLiviu Dudau 	old_val |= val;
264*055da186SLiviu Dudau 	dm_i2c_reg_write(priv->chip, REG2ADDR(reg), old_val);
265*055da186SLiviu Dudau }
266*055da186SLiviu Dudau 
tda19988_register_clear(struct tda19988_priv * priv,u16 reg,u8 val)267*055da186SLiviu Dudau static void tda19988_register_clear(struct tda19988_priv *priv, u16 reg, u8 val)
268*055da186SLiviu Dudau {
269*055da186SLiviu Dudau 	u8 old_val, page = REG2PAGE(reg);
270*055da186SLiviu Dudau 
271*055da186SLiviu Dudau 	if (priv->current_page != page) {
272*055da186SLiviu Dudau 		dm_i2c_reg_write(priv->chip, REG_CURRENT_PAGE, page);
273*055da186SLiviu Dudau 		priv->current_page = page;
274*055da186SLiviu Dudau 	}
275*055da186SLiviu Dudau 	old_val = dm_i2c_reg_read(priv->chip, REG2ADDR(reg));
276*055da186SLiviu Dudau 	old_val &= ~val;
277*055da186SLiviu Dudau 	dm_i2c_reg_write(priv->chip, REG2ADDR(reg), old_val);
278*055da186SLiviu Dudau }
279*055da186SLiviu Dudau 
tda19988_register_write(struct tda19988_priv * priv,u16 reg,u8 val)280*055da186SLiviu Dudau static void tda19988_register_write(struct tda19988_priv *priv, u16 reg, u8 val)
281*055da186SLiviu Dudau {
282*055da186SLiviu Dudau 	u8 page = REG2PAGE(reg);
283*055da186SLiviu Dudau 
284*055da186SLiviu Dudau 	if (priv->current_page != page) {
285*055da186SLiviu Dudau 		dm_i2c_reg_write(priv->chip, REG_CURRENT_PAGE, page);
286*055da186SLiviu Dudau 		priv->current_page = page;
287*055da186SLiviu Dudau 	}
288*055da186SLiviu Dudau 	dm_i2c_reg_write(priv->chip, REG2ADDR(reg), val);
289*055da186SLiviu Dudau }
290*055da186SLiviu Dudau 
tda19988_register_read(struct tda19988_priv * priv,u16 reg)291*055da186SLiviu Dudau static int tda19988_register_read(struct tda19988_priv *priv, u16 reg)
292*055da186SLiviu Dudau {
293*055da186SLiviu Dudau 	u8 page = REG2PAGE(reg);
294*055da186SLiviu Dudau 
295*055da186SLiviu Dudau 	if (priv->current_page != page) {
296*055da186SLiviu Dudau 		dm_i2c_reg_write(priv->chip, REG_CURRENT_PAGE, page);
297*055da186SLiviu Dudau 		priv->current_page = page;
298*055da186SLiviu Dudau 	}
299*055da186SLiviu Dudau 	return dm_i2c_reg_read(priv->chip, REG2ADDR(reg));
300*055da186SLiviu Dudau }
301*055da186SLiviu Dudau 
tda19988_register_write16(struct tda19988_priv * priv,u16 reg,u16 val)302*055da186SLiviu Dudau static void tda19988_register_write16(struct tda19988_priv *priv,
303*055da186SLiviu Dudau 				      u16 reg, u16 val)
304*055da186SLiviu Dudau {
305*055da186SLiviu Dudau 	u8 buf[] = { val >> 8, val }, page = REG2PAGE(reg);
306*055da186SLiviu Dudau 
307*055da186SLiviu Dudau 	if (priv->current_page != page) {
308*055da186SLiviu Dudau 		dm_i2c_reg_write(priv->chip, REG_CURRENT_PAGE, page);
309*055da186SLiviu Dudau 		priv->current_page = page;
310*055da186SLiviu Dudau 	}
311*055da186SLiviu Dudau 	dm_i2c_write(priv->chip, REG2ADDR(reg), buf, 2);
312*055da186SLiviu Dudau }
313*055da186SLiviu Dudau 
tda19988_read_edid(struct udevice * dev,u8 * buf,int buf_size)314*055da186SLiviu Dudau static int tda19988_read_edid(struct udevice *dev, u8 *buf, int buf_size)
315*055da186SLiviu Dudau {
316*055da186SLiviu Dudau 	struct tda19988_priv *priv = dev_get_priv(dev);
317*055da186SLiviu Dudau 	int i, val = 0, offset = 0;
318*055da186SLiviu Dudau 
319*055da186SLiviu Dudau 	/*
320*055da186SLiviu Dudau 	 * The TDA998x has a problem when trying to read the EDID close to a
321*055da186SLiviu Dudau 	 * HPD assertion: it needs a delay of 100ms to avoid timing out while
322*055da186SLiviu Dudau 	 * trying to read EDID data.
323*055da186SLiviu Dudau 	 */
324*055da186SLiviu Dudau 	mdelay(120);
325*055da186SLiviu Dudau 
326*055da186SLiviu Dudau 	if (priv->revision == TDA19988)
327*055da186SLiviu Dudau 		tda19988_register_clear(priv, REG_TX4, TX4_PD_RAM);
328*055da186SLiviu Dudau 
329*055da186SLiviu Dudau 	while (offset < buf_size) {
330*055da186SLiviu Dudau 		tda19988_register_write(priv, REG_DDC_ADDR, 0xa0);
331*055da186SLiviu Dudau 		tda19988_register_write(priv, REG_DDC_OFFS, offset);
332*055da186SLiviu Dudau 		tda19988_register_write(priv, REG_DDC_SEGM_ADDR, 0x60);
333*055da186SLiviu Dudau 		tda19988_register_write(priv, REG_DDC_SEGM, 0);
334*055da186SLiviu Dudau 
335*055da186SLiviu Dudau 		/* enable reading EDID */
336*055da186SLiviu Dudau 		tda19988_register_write(priv, REG_EDID_CTRL, 1);
337*055da186SLiviu Dudau 
338*055da186SLiviu Dudau 		/* flags must be cleared by software */
339*055da186SLiviu Dudau 		tda19988_register_write(priv, REG_EDID_CTRL, 0);
340*055da186SLiviu Dudau 
341*055da186SLiviu Dudau 		/* wait for block read to complete */
342*055da186SLiviu Dudau 		for (i = 300; i > 0; i--) {
343*055da186SLiviu Dudau 			mdelay(1);
344*055da186SLiviu Dudau 			val = tda19988_register_read(priv, REG_INT_FLAGS_2);
345*055da186SLiviu Dudau 			if (val < 0)
346*055da186SLiviu Dudau 				return val;
347*055da186SLiviu Dudau 			if (val & INT_FLAGS_2_EDID_BLK_RD)
348*055da186SLiviu Dudau 				break;
349*055da186SLiviu Dudau 		}
350*055da186SLiviu Dudau 
351*055da186SLiviu Dudau 		if (i == 0)
352*055da186SLiviu Dudau 			return -ETIMEDOUT;
353*055da186SLiviu Dudau 
354*055da186SLiviu Dudau 		priv->current_page = REG2PAGE(REG_EDID_DATA_0);
355*055da186SLiviu Dudau 		dm_i2c_reg_write(priv->chip,
356*055da186SLiviu Dudau 				 REG_CURRENT_PAGE, REG2PAGE(REG_EDID_DATA_0));
357*055da186SLiviu Dudau 		val = dm_i2c_read(priv->chip,
358*055da186SLiviu Dudau 				  REG2ADDR(REG_EDID_DATA_0), buf + offset, 128);
359*055da186SLiviu Dudau 		offset += 128;
360*055da186SLiviu Dudau 	}
361*055da186SLiviu Dudau 
362*055da186SLiviu Dudau 	if (priv->revision == TDA19988)
363*055da186SLiviu Dudau 		tda19988_register_set(priv, REG_TX4, TX4_PD_RAM);
364*055da186SLiviu Dudau 
365*055da186SLiviu Dudau 	return offset;
366*055da186SLiviu Dudau }
367*055da186SLiviu Dudau 
tda19988_enable(struct udevice * dev,int panel_bpp,const struct display_timing * timing)368*055da186SLiviu Dudau static int tda19988_enable(struct udevice *dev, int panel_bpp,
369*055da186SLiviu Dudau 			   const struct display_timing *timing)
370*055da186SLiviu Dudau {
371*055da186SLiviu Dudau 	struct tda19988_priv *priv = dev_get_priv(dev);
372*055da186SLiviu Dudau 	u8 div = 148500000 / timing->pixelclock.typ, reg;
373*055da186SLiviu Dudau 	u16 line_clocks, lines;
374*055da186SLiviu Dudau 
375*055da186SLiviu Dudau 	if (dev != 0) {
376*055da186SLiviu Dudau 		div--;
377*055da186SLiviu Dudau 		if (div > 3)
378*055da186SLiviu Dudau 			div = 3;
379*055da186SLiviu Dudau 	}
380*055da186SLiviu Dudau 	/* first disable the video ports */
381*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_ENA_VP_0, 0);
382*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_ENA_VP_1, 0);
383*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_ENA_VP_2, 0);
384*055da186SLiviu Dudau 
385*055da186SLiviu Dudau 	/* shutdown audio */
386*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_ENA_AP, 0);
387*055da186SLiviu Dudau 
388*055da186SLiviu Dudau 	line_clocks = timing->hsync_len.typ + timing->hback_porch.typ +
389*055da186SLiviu Dudau 		timing->hactive.typ + timing->hfront_porch.typ;
390*055da186SLiviu Dudau 	lines = timing->vsync_len.typ + timing->vback_porch.typ +
391*055da186SLiviu Dudau 		timing->vactive.typ + timing->vfront_porch.typ;
392*055da186SLiviu Dudau 
393*055da186SLiviu Dudau 	/* mute the audio FIFO */
394*055da186SLiviu Dudau 	tda19988_register_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
395*055da186SLiviu Dudau 	/* HDMI HDCP: off */
396*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
397*055da186SLiviu Dudau 	tda19988_register_clear(priv, REG_TX33, TX33_HDMI);
398*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
399*055da186SLiviu Dudau 
400*055da186SLiviu Dudau 	/* no pre-filter or interpolator */
401*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
402*055da186SLiviu Dudau 				HVF_CNTRL_0_INTPOL(0));
403*055da186SLiviu Dudau 	tda19988_register_set(priv, REG_FEAT_POWERDOWN,
404*055da186SLiviu Dudau 			      FEAT_POWERDOWN_PREFILT);
405*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
406*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_VIP_CNTRL_4,
407*055da186SLiviu Dudau 				VIP_CNTRL_4_BLANKIT(0) | VIP_CNTRL_4_BLC(0) |
408*055da186SLiviu Dudau 				VIP_CNTRL_4_TST_PAT);
409*055da186SLiviu Dudau 
410*055da186SLiviu Dudau 	tda19988_register_clear(priv, REG_PLL_SERIAL_1,
411*055da186SLiviu Dudau 				PLL_SERIAL_1_SRL_MAN_IZ);
412*055da186SLiviu Dudau 	tda19988_register_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR |
413*055da186SLiviu Dudau 				PLL_SERIAL_3_SRL_DE);
414*055da186SLiviu Dudau 
415*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_SERIALIZER, 0);
416*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
417*055da186SLiviu Dudau 
418*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_RPT_CNTRL, 0);
419*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
420*055da186SLiviu Dudau 				SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
421*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_PLL_SERIAL_2,
422*055da186SLiviu Dudau 				PLL_SERIAL_2_SRL_NOSC(div) |
423*055da186SLiviu Dudau 				PLL_SERIAL_2_SRL_PR(0));
424*055da186SLiviu Dudau 
425*055da186SLiviu Dudau 	/* set color matrix bypass flag: */
426*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP |
427*055da186SLiviu Dudau 				MAT_CONTRL_MAT_SC(1));
428*055da186SLiviu Dudau 	tda19988_register_set(priv, REG_FEAT_POWERDOWN, FEAT_POWERDOWN_CSC);
429*055da186SLiviu Dudau 
430*055da186SLiviu Dudau 	/* set BIAS tmds value: */
431*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_ANA_GENERAL, 0x09);
432*055da186SLiviu Dudau 
433*055da186SLiviu Dudau 	/*
434*055da186SLiviu Dudau 	 * Sync on rising HSYNC/VSYNC
435*055da186SLiviu Dudau 	 */
436*055da186SLiviu Dudau 	reg = VIP_CNTRL_3_SYNC_HS;
437*055da186SLiviu Dudau 
438*055da186SLiviu Dudau 	/*
439*055da186SLiviu Dudau 	 * TDA19988 requires high-active sync at input stage,
440*055da186SLiviu Dudau 	 * so invert low-active sync provided by master encoder here
441*055da186SLiviu Dudau 	 */
442*055da186SLiviu Dudau 	if (timing->flags & DISPLAY_FLAGS_HSYNC_LOW)
443*055da186SLiviu Dudau 		reg |= VIP_CNTRL_3_H_TGL;
444*055da186SLiviu Dudau 	if (timing->flags & DISPLAY_FLAGS_VSYNC_LOW)
445*055da186SLiviu Dudau 		reg |= VIP_CNTRL_3_V_TGL;
446*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_VIP_CNTRL_3, reg);
447*055da186SLiviu Dudau 
448*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_VIDFORMAT, 0x00);
449*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_REFPIX_MSB,
450*055da186SLiviu Dudau 				  timing->hfront_porch.typ + 3);
451*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_REFLINE_MSB,
452*055da186SLiviu Dudau 				  timing->vfront_porch.typ + 1);
453*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_NPIX_MSB, line_clocks);
454*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_NLINE_MSB, lines);
455*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_VS_LINE_STRT_1_MSB,
456*055da186SLiviu Dudau 				  timing->vfront_porch.typ);
457*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_VS_PIX_STRT_1_MSB,
458*055da186SLiviu Dudau 				  timing->hfront_porch.typ);
459*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_VS_LINE_END_1_MSB,
460*055da186SLiviu Dudau 				  timing->vfront_porch.typ +
461*055da186SLiviu Dudau 				  timing->vsync_len.typ);
462*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_VS_PIX_END_1_MSB,
463*055da186SLiviu Dudau 				  timing->hfront_porch.typ);
464*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_VS_LINE_STRT_2_MSB, 0);
465*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_VS_PIX_STRT_2_MSB, 0);
466*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_VS_LINE_END_2_MSB, 0);
467*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_VS_PIX_END_2_MSB, 0);
468*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_HS_PIX_START_MSB,
469*055da186SLiviu Dudau 				  timing->hfront_porch.typ);
470*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_HS_PIX_STOP_MSB,
471*055da186SLiviu Dudau 				  timing->hfront_porch.typ +
472*055da186SLiviu Dudau 				  timing->hsync_len.typ);
473*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_VWIN_START_1_MSB,
474*055da186SLiviu Dudau 				  lines - timing->vactive.typ - 1);
475*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_VWIN_END_1_MSB, lines - 1);
476*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_VWIN_START_2_MSB, 0);
477*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_VWIN_END_2_MSB, 0);
478*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_DE_START_MSB,
479*055da186SLiviu Dudau 				  line_clocks - timing->hactive.typ);
480*055da186SLiviu Dudau 	tda19988_register_write16(priv, REG_DE_STOP_MSB, line_clocks);
481*055da186SLiviu Dudau 
482*055da186SLiviu Dudau 	if (priv->revision == TDA19988) {
483*055da186SLiviu Dudau 		/* let incoming pixels fill the active space (if any) */
484*055da186SLiviu Dudau 		tda19988_register_write(priv, REG_ENABLE_SPACE, 0x00);
485*055da186SLiviu Dudau 	}
486*055da186SLiviu Dudau 
487*055da186SLiviu Dudau 	/*
488*055da186SLiviu Dudau 	 * Always generate sync polarity relative to input sync and
489*055da186SLiviu Dudau 	 * revert input stage toggled sync at output stage
490*055da186SLiviu Dudau 	 */
491*055da186SLiviu Dudau 	reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN;
492*055da186SLiviu Dudau 	if (timing->flags & DISPLAY_FLAGS_HSYNC_LOW)
493*055da186SLiviu Dudau 		reg |= TBG_CNTRL_1_H_TGL;
494*055da186SLiviu Dudau 	if (timing->flags & DISPLAY_FLAGS_VSYNC_LOW)
495*055da186SLiviu Dudau 		reg |= TBG_CNTRL_1_V_TGL;
496*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_TBG_CNTRL_1, reg);
497*055da186SLiviu Dudau 
498*055da186SLiviu Dudau 	/* must be last register set: */
499*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_TBG_CNTRL_0, 0);
500*055da186SLiviu Dudau 
501*055da186SLiviu Dudau 	/* turn on HDMI HDCP */
502*055da186SLiviu Dudau 	reg &= ~TBG_CNTRL_1_DWIN_DIS;
503*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_TBG_CNTRL_1, reg);
504*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
505*055da186SLiviu Dudau 	tda19988_register_set(priv, REG_TX33, TX33_HDMI);
506*055da186SLiviu Dudau 
507*055da186SLiviu Dudau 	mdelay(400);
508*055da186SLiviu Dudau 
509*055da186SLiviu Dudau 	/* enable video ports */
510*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_ENA_VP_0, 0xff);
511*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_ENA_VP_1, 0xff);
512*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_ENA_VP_2, 0xff);
513*055da186SLiviu Dudau 	/* set muxing after enabling ports: */
514*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_VIP_CNTRL_0,
515*055da186SLiviu Dudau 				VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3));
516*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_VIP_CNTRL_1,
517*055da186SLiviu Dudau 				VIP_CNTRL_1_SWAP_C(4) | VIP_CNTRL_1_SWAP_D(5));
518*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_VIP_CNTRL_2,
519*055da186SLiviu Dudau 				VIP_CNTRL_2_SWAP_E(0) | VIP_CNTRL_2_SWAP_F(1));
520*055da186SLiviu Dudau 
521*055da186SLiviu Dudau 	return 0;
522*055da186SLiviu Dudau }
523*055da186SLiviu Dudau 
524*055da186SLiviu Dudau struct dm_display_ops tda19988_ops = {
525*055da186SLiviu Dudau 	.read_edid = tda19988_read_edid,
526*055da186SLiviu Dudau 	.enable = tda19988_enable,
527*055da186SLiviu Dudau };
528*055da186SLiviu Dudau 
529*055da186SLiviu Dudau static const struct udevice_id tda19988_ids[] = {
530*055da186SLiviu Dudau 	{ .compatible = "nxp,tda998x" },
531*055da186SLiviu Dudau 	{ }
532*055da186SLiviu Dudau };
533*055da186SLiviu Dudau 
tda19988_probe(struct udevice * dev)534*055da186SLiviu Dudau static int tda19988_probe(struct udevice *dev)
535*055da186SLiviu Dudau {
536*055da186SLiviu Dudau 	u8 cec_addr, chip_addr, rev_lo, rev_hi;
537*055da186SLiviu Dudau 	int err;
538*055da186SLiviu Dudau 	struct tda19988_priv *priv = dev_get_priv(dev);
539*055da186SLiviu Dudau 
540*055da186SLiviu Dudau 	chip_addr = dev_read_addr(dev);
541*055da186SLiviu Dudau 	/* CEC I2C address is using TDA19988 I2C address configuration pins */
542*055da186SLiviu Dudau 	cec_addr = 0x34 + (chip_addr & 0x03);
543*055da186SLiviu Dudau 
544*055da186SLiviu Dudau 	err = i2c_get_chip_for_busnum(0, cec_addr, 1, &priv->cec_chip);
545*055da186SLiviu Dudau 	if (err) {
546*055da186SLiviu Dudau 		printf("cec i2c_get_chip_for_busnum returned %d\n", err);
547*055da186SLiviu Dudau 		return err;
548*055da186SLiviu Dudau 	}
549*055da186SLiviu Dudau 
550*055da186SLiviu Dudau 	err = i2c_get_chip_for_busnum(0, chip_addr, 1, &priv->chip);
551*055da186SLiviu Dudau 	if (err) {
552*055da186SLiviu Dudau 		printf("i2c_get_chip_for_busnum returned %d\n", err);
553*055da186SLiviu Dudau 		return err;
554*055da186SLiviu Dudau 	}
555*055da186SLiviu Dudau 
556*055da186SLiviu Dudau 	priv->current_page = 0xff;
557*055da186SLiviu Dudau 
558*055da186SLiviu Dudau 	/* wake up device */
559*055da186SLiviu Dudau 	dm_i2c_reg_write(priv->cec_chip, TDA19988_CEC_ENAMODS,
560*055da186SLiviu Dudau 			 CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
561*055da186SLiviu Dudau 
562*055da186SLiviu Dudau 	/* reset audio and I2C master */
563*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_SOFTRESET,
564*055da186SLiviu Dudau 				SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
565*055da186SLiviu Dudau 	mdelay(50);
566*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_SOFTRESET, 0);
567*055da186SLiviu Dudau 	mdelay(50);
568*055da186SLiviu Dudau 
569*055da186SLiviu Dudau 	/* reset transmitter */
570*055da186SLiviu Dudau 	tda19988_register_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
571*055da186SLiviu Dudau 	tda19988_register_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
572*055da186SLiviu Dudau 
573*055da186SLiviu Dudau 	/* PLL registers common configuration */
574*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_PLL_SERIAL_1, 0x00);
575*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_PLL_SERIAL_2,
576*055da186SLiviu Dudau 				PLL_SERIAL_2_SRL_NOSC(1));
577*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_PLL_SERIAL_3, 0x00);
578*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_SERIALIZER, 0x00);
579*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_BUFFER_OUT, 0x00);
580*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_PLL_SCG1, 0x00);
581*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8);
582*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_SEL_CLK,
583*055da186SLiviu Dudau 				SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
584*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_PLL_SCGN1, 0xfa);
585*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_PLL_SCGN2, 0x00);
586*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_PLL_SCGR1, 0x5b);
587*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_PLL_SCGR2, 0x00);
588*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_PLL_SCG2, 0x10);
589*055da186SLiviu Dudau 
590*055da186SLiviu Dudau 	/* Write the default value MUX register */
591*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_MUX_VP_VIP_OUT, 0x24);
592*055da186SLiviu Dudau 
593*055da186SLiviu Dudau 	/* read version */
594*055da186SLiviu Dudau 	rev_lo = dm_i2c_reg_read(priv->chip, REG_VERSION_LSB);
595*055da186SLiviu Dudau 	rev_hi = dm_i2c_reg_read(priv->chip, REG_VERSION_MSB);
596*055da186SLiviu Dudau 
597*055da186SLiviu Dudau 	/* mask off feature bits */
598*055da186SLiviu Dudau 	priv->revision = ((rev_hi << 8) | rev_lo) & ~0x30;
599*055da186SLiviu Dudau 
600*055da186SLiviu Dudau 	printf("HDMI: ");
601*055da186SLiviu Dudau 	switch (priv->revision) {
602*055da186SLiviu Dudau 	case TDA9989N2:
603*055da186SLiviu Dudau 		printf("TDA9989 n2\n");
604*055da186SLiviu Dudau 		break;
605*055da186SLiviu Dudau 	case TDA19989:
606*055da186SLiviu Dudau 		printf("TDA19989\n");
607*055da186SLiviu Dudau 		break;
608*055da186SLiviu Dudau 	case TDA19989N2:
609*055da186SLiviu Dudau 		printf("TDA19989 n2\n");
610*055da186SLiviu Dudau 		break;
611*055da186SLiviu Dudau 	case TDA19988:
612*055da186SLiviu Dudau 		printf("TDA19988\n");
613*055da186SLiviu Dudau 		break;
614*055da186SLiviu Dudau 	default:
615*055da186SLiviu Dudau 		printf("unknown TDA device: 0x%04x\n", priv->revision);
616*055da186SLiviu Dudau 		return -ENXIO;
617*055da186SLiviu Dudau 	}
618*055da186SLiviu Dudau 
619*055da186SLiviu Dudau 	/* after reset, enable DDC */
620*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_DDC_DISABLE, 0x00);
621*055da186SLiviu Dudau 
622*055da186SLiviu Dudau 	/* set clock on DDC channel */
623*055da186SLiviu Dudau 	tda19988_register_write(priv, REG_TX3, 39);
624*055da186SLiviu Dudau 
625*055da186SLiviu Dudau 	/* if necessary, disable multi-master */
626*055da186SLiviu Dudau 	if (priv->revision == TDA19989)
627*055da186SLiviu Dudau 		tda19988_register_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
628*055da186SLiviu Dudau 
629*055da186SLiviu Dudau 	dm_i2c_reg_write(priv->cec_chip, REG_CEC_FRO_IM_CLK_CTRL,
630*055da186SLiviu Dudau 			 CEC_FRO_IM_CLK_CTRL_GHOST_DIS |
631*055da186SLiviu Dudau 			 CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
632*055da186SLiviu Dudau 	/* ensure interrupts are disabled */
633*055da186SLiviu Dudau 	dm_i2c_reg_write(priv->cec_chip, REG_CEC_RXSHPDINTENA, 0);
634*055da186SLiviu Dudau 	/* clear pending interrupts */
635*055da186SLiviu Dudau 	dm_i2c_reg_read(priv->cec_chip, REG_CEC_RXSHPDINT);
636*055da186SLiviu Dudau 	tda19988_register_read(priv, REG_INT_FLAGS_0);
637*055da186SLiviu Dudau 	tda19988_register_read(priv, REG_INT_FLAGS_1);
638*055da186SLiviu Dudau 	tda19988_register_read(priv, REG_INT_FLAGS_2);
639*055da186SLiviu Dudau 
640*055da186SLiviu Dudau 	/* enable EDID read irq */
641*055da186SLiviu Dudau 	tda19988_register_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
642*055da186SLiviu Dudau 
643*055da186SLiviu Dudau 	return 0;
644*055da186SLiviu Dudau }
645*055da186SLiviu Dudau 
646*055da186SLiviu Dudau U_BOOT_DRIVER(tda19988) = {
647*055da186SLiviu Dudau 	.name = "tda19988",
648*055da186SLiviu Dudau 	.id = UCLASS_DISPLAY,
649*055da186SLiviu Dudau 	.of_match = tda19988_ids,
650*055da186SLiviu Dudau 	.ops = &tda19988_ops,
651*055da186SLiviu Dudau 	.probe = tda19988_probe,
652*055da186SLiviu Dudau 	.priv_auto_alloc_size = sizeof(struct tda19988_priv),
653*055da186SLiviu Dudau };
654