xref: /openbmc/u-boot/drivers/video/stm32/stm32_ltdc.c (revision c4c33e9d8b467f66b8f64482c1c213dd92aaa0aa)
172719d2fSPhilippe CORNU /*
2*c4c33e9dSyannick fertre  * Copyright (C) 2017-2018 STMicroelectronics - All Rights Reserved
3*c4c33e9dSyannick fertre  * Author(s): Philippe Cornu <philippe.cornu@st.com> for STMicroelectronics.
4*c4c33e9dSyannick fertre  *	      Yannick Fertre <yannick.fertre@st.com> for STMicroelectronics.
572719d2fSPhilippe CORNU  *
672719d2fSPhilippe CORNU  * SPDX-License-Identifier: GPL-2.0+
772719d2fSPhilippe CORNU  */
872719d2fSPhilippe CORNU 
972719d2fSPhilippe CORNU #include <common.h>
1072719d2fSPhilippe CORNU #include <clk.h>
1172719d2fSPhilippe CORNU #include <dm.h>
1272719d2fSPhilippe CORNU #include <panel.h>
13c0fb2fc0Syannick fertre #include <reset.h>
1472719d2fSPhilippe CORNU #include <video.h>
1572719d2fSPhilippe CORNU #include <asm/io.h>
1672719d2fSPhilippe CORNU #include <asm/arch/gpio.h>
1772719d2fSPhilippe CORNU #include <dm/device-internal.h>
1872719d2fSPhilippe CORNU 
1972719d2fSPhilippe CORNU DECLARE_GLOBAL_DATA_PTR;
2072719d2fSPhilippe CORNU 
2172719d2fSPhilippe CORNU struct stm32_ltdc_priv {
2272719d2fSPhilippe CORNU 	void __iomem *regs;
2372719d2fSPhilippe CORNU 	struct display_timing timing;
2472719d2fSPhilippe CORNU 	enum video_log2_bpp l2bpp;
2572719d2fSPhilippe CORNU 	u32 bg_col_argb;
2672719d2fSPhilippe CORNU 	u32 crop_x, crop_y, crop_w, crop_h;
2772719d2fSPhilippe CORNU 	u32 alpha;
2872719d2fSPhilippe CORNU };
2972719d2fSPhilippe CORNU 
3072719d2fSPhilippe CORNU /* LTDC main registers */
3172719d2fSPhilippe CORNU #define LTDC_IDR	0x00	/* IDentification */
3272719d2fSPhilippe CORNU #define LTDC_LCR	0x04	/* Layer Count */
3372719d2fSPhilippe CORNU #define LTDC_SSCR	0x08	/* Synchronization Size Configuration */
3472719d2fSPhilippe CORNU #define LTDC_BPCR	0x0C	/* Back Porch Configuration */
3572719d2fSPhilippe CORNU #define LTDC_AWCR	0x10	/* Active Width Configuration */
3672719d2fSPhilippe CORNU #define LTDC_TWCR	0x14	/* Total Width Configuration */
3772719d2fSPhilippe CORNU #define LTDC_GCR	0x18	/* Global Control */
3872719d2fSPhilippe CORNU #define LTDC_GC1R	0x1C	/* Global Configuration 1 */
3972719d2fSPhilippe CORNU #define LTDC_GC2R	0x20	/* Global Configuration 2 */
4072719d2fSPhilippe CORNU #define LTDC_SRCR	0x24	/* Shadow Reload Configuration */
4172719d2fSPhilippe CORNU #define LTDC_GACR	0x28	/* GAmma Correction */
4272719d2fSPhilippe CORNU #define LTDC_BCCR	0x2C	/* Background Color Configuration */
4372719d2fSPhilippe CORNU #define LTDC_IER	0x34	/* Interrupt Enable */
4472719d2fSPhilippe CORNU #define LTDC_ISR	0x38	/* Interrupt Status */
4572719d2fSPhilippe CORNU #define LTDC_ICR	0x3C	/* Interrupt Clear */
4672719d2fSPhilippe CORNU #define LTDC_LIPCR	0x40	/* Line Interrupt Position Conf. */
4772719d2fSPhilippe CORNU #define LTDC_CPSR	0x44	/* Current Position Status */
4872719d2fSPhilippe CORNU #define LTDC_CDSR	0x48	/* Current Display Status */
4972719d2fSPhilippe CORNU 
5072719d2fSPhilippe CORNU /* LTDC layer 1 registers */
5172719d2fSPhilippe CORNU #define LTDC_L1LC1R	0x80	/* L1 Layer Configuration 1 */
5272719d2fSPhilippe CORNU #define LTDC_L1LC2R	0x84	/* L1 Layer Configuration 2 */
5372719d2fSPhilippe CORNU #define LTDC_L1CR	0x84	/* L1 Control */
5472719d2fSPhilippe CORNU #define LTDC_L1WHPCR	0x88	/* L1 Window Hor Position Config */
5572719d2fSPhilippe CORNU #define LTDC_L1WVPCR	0x8C	/* L1 Window Vert Position Config */
5672719d2fSPhilippe CORNU #define LTDC_L1CKCR	0x90	/* L1 Color Keying Configuration */
5772719d2fSPhilippe CORNU #define LTDC_L1PFCR	0x94	/* L1 Pixel Format Configuration */
5872719d2fSPhilippe CORNU #define LTDC_L1CACR	0x98	/* L1 Constant Alpha Config */
5972719d2fSPhilippe CORNU #define LTDC_L1DCCR	0x9C	/* L1 Default Color Configuration */
6072719d2fSPhilippe CORNU #define LTDC_L1BFCR	0xA0	/* L1 Blend Factors Configuration */
6172719d2fSPhilippe CORNU #define LTDC_L1FBBCR	0xA4	/* L1 FrameBuffer Bus Control */
6272719d2fSPhilippe CORNU #define LTDC_L1AFBCR	0xA8	/* L1 AuxFB Control */
6372719d2fSPhilippe CORNU #define LTDC_L1CFBAR	0xAC	/* L1 Color FrameBuffer Address */
6472719d2fSPhilippe CORNU #define LTDC_L1CFBLR	0xB0	/* L1 Color FrameBuffer Length */
6572719d2fSPhilippe CORNU #define LTDC_L1CFBLNR	0xB4	/* L1 Color FrameBuffer Line Nb */
6672719d2fSPhilippe CORNU #define LTDC_L1AFBAR	0xB8	/* L1 AuxFB Address */
6772719d2fSPhilippe CORNU #define LTDC_L1AFBLR	0xBC	/* L1 AuxFB Length */
6872719d2fSPhilippe CORNU #define LTDC_L1AFBLNR	0xC0	/* L1 AuxFB Line Number */
6972719d2fSPhilippe CORNU #define LTDC_L1CLUTWR	0xC4	/* L1 CLUT Write */
7072719d2fSPhilippe CORNU 
7172719d2fSPhilippe CORNU /* Bit definitions */
7272719d2fSPhilippe CORNU #define SSCR_VSH	GENMASK(10, 0)	/* Vertical Synchronization Height */
7372719d2fSPhilippe CORNU #define SSCR_HSW	GENMASK(27, 16)	/* Horizontal Synchronization Width */
7472719d2fSPhilippe CORNU 
7572719d2fSPhilippe CORNU #define BPCR_AVBP	GENMASK(10, 0)	/* Accumulated Vertical Back Porch */
7672719d2fSPhilippe CORNU #define BPCR_AHBP	GENMASK(27, 16)	/* Accumulated Horizontal Back Porch */
7772719d2fSPhilippe CORNU 
7872719d2fSPhilippe CORNU #define AWCR_AAH	GENMASK(10, 0)	/* Accumulated Active Height */
7972719d2fSPhilippe CORNU #define AWCR_AAW	GENMASK(27, 16)	/* Accumulated Active Width */
8072719d2fSPhilippe CORNU 
8172719d2fSPhilippe CORNU #define TWCR_TOTALH	GENMASK(10, 0)	/* TOTAL Height */
8272719d2fSPhilippe CORNU #define TWCR_TOTALW	GENMASK(27, 16)	/* TOTAL Width */
8372719d2fSPhilippe CORNU 
8472719d2fSPhilippe CORNU #define GCR_LTDCEN	BIT(0)		/* LTDC ENable */
8572719d2fSPhilippe CORNU #define GCR_DEN		BIT(16)		/* Dither ENable */
8672719d2fSPhilippe CORNU #define GCR_PCPOL	BIT(28)		/* Pixel Clock POLarity-Inverted */
8772719d2fSPhilippe CORNU #define GCR_DEPOL	BIT(29)		/* Data Enable POLarity-High */
8872719d2fSPhilippe CORNU #define GCR_VSPOL	BIT(30)		/* Vertical Synchro POLarity-High */
8972719d2fSPhilippe CORNU #define GCR_HSPOL	BIT(31)		/* Horizontal Synchro POLarity-High */
9072719d2fSPhilippe CORNU 
9172719d2fSPhilippe CORNU #define GC1R_WBCH	GENMASK(3, 0)	/* Width of Blue CHannel output */
9272719d2fSPhilippe CORNU #define GC1R_WGCH	GENMASK(7, 4)	/* Width of Green Channel output */
9372719d2fSPhilippe CORNU #define GC1R_WRCH	GENMASK(11, 8)	/* Width of Red Channel output */
9472719d2fSPhilippe CORNU #define GC1R_PBEN	BIT(12)		/* Precise Blending ENable */
9572719d2fSPhilippe CORNU #define GC1R_DT		GENMASK(15, 14)	/* Dithering Technique */
9672719d2fSPhilippe CORNU #define GC1R_GCT	GENMASK(19, 17)	/* Gamma Correction Technique */
9772719d2fSPhilippe CORNU #define GC1R_SHREN	BIT(21)		/* SHadow Registers ENabled */
9872719d2fSPhilippe CORNU #define GC1R_BCP	BIT(22)		/* Background Colour Programmable */
9972719d2fSPhilippe CORNU #define GC1R_BBEN	BIT(23)		/* Background Blending ENabled */
10072719d2fSPhilippe CORNU #define GC1R_LNIP	BIT(24)		/* Line Number IRQ Position */
10172719d2fSPhilippe CORNU #define GC1R_TP		BIT(25)		/* Timing Programmable */
10272719d2fSPhilippe CORNU #define GC1R_IPP	BIT(26)		/* IRQ Polarity Programmable */
10372719d2fSPhilippe CORNU #define GC1R_SPP	BIT(27)		/* Sync Polarity Programmable */
10472719d2fSPhilippe CORNU #define GC1R_DWP	BIT(28)		/* Dither Width Programmable */
10572719d2fSPhilippe CORNU #define GC1R_STREN	BIT(29)		/* STatus Registers ENabled */
10672719d2fSPhilippe CORNU #define GC1R_BMEN	BIT(31)		/* Blind Mode ENabled */
10772719d2fSPhilippe CORNU 
10872719d2fSPhilippe CORNU #define GC2R_EDCA	BIT(0)		/* External Display Control Ability  */
10972719d2fSPhilippe CORNU #define GC2R_STSAEN	BIT(1)		/* Slave Timing Sync Ability ENabled */
11072719d2fSPhilippe CORNU #define GC2R_DVAEN	BIT(2)		/* Dual-View Ability ENabled */
11172719d2fSPhilippe CORNU #define GC2R_DPAEN	BIT(3)		/* Dual-Port Ability ENabled */
11272719d2fSPhilippe CORNU #define GC2R_BW		GENMASK(6, 4)	/* Bus Width (log2 of nb of bytes) */
11372719d2fSPhilippe CORNU #define GC2R_EDCEN	BIT(7)		/* External Display Control ENabled */
11472719d2fSPhilippe CORNU 
11572719d2fSPhilippe CORNU #define SRCR_IMR	BIT(0)		/* IMmediate Reload */
11672719d2fSPhilippe CORNU #define SRCR_VBR	BIT(1)		/* Vertical Blanking Reload */
11772719d2fSPhilippe CORNU 
11872719d2fSPhilippe CORNU #define LXCR_LEN	BIT(0)		/* Layer ENable */
11972719d2fSPhilippe CORNU #define LXCR_COLKEN	BIT(1)		/* Color Keying Enable */
12072719d2fSPhilippe CORNU #define LXCR_CLUTEN	BIT(4)		/* Color Look-Up Table ENable */
12172719d2fSPhilippe CORNU 
12272719d2fSPhilippe CORNU #define LXWHPCR_WHSTPOS	GENMASK(11, 0)	/* Window Horizontal StarT POSition */
12372719d2fSPhilippe CORNU #define LXWHPCR_WHSPPOS	GENMASK(27, 16)	/* Window Horizontal StoP POSition */
12472719d2fSPhilippe CORNU 
12572719d2fSPhilippe CORNU #define LXWVPCR_WVSTPOS	GENMASK(10, 0)	/* Window Vertical StarT POSition */
12672719d2fSPhilippe CORNU #define LXWVPCR_WVSPPOS	GENMASK(26, 16)	/* Window Vertical StoP POSition */
12772719d2fSPhilippe CORNU 
12872719d2fSPhilippe CORNU #define LXPFCR_PF	GENMASK(2, 0)	/* Pixel Format */
12972719d2fSPhilippe CORNU 
13072719d2fSPhilippe CORNU #define LXCACR_CONSTA	GENMASK(7, 0)	/* CONSTant Alpha */
13172719d2fSPhilippe CORNU 
13272719d2fSPhilippe CORNU #define LXBFCR_BF2	GENMASK(2, 0)	/* Blending Factor 2 */
13372719d2fSPhilippe CORNU #define LXBFCR_BF1	GENMASK(10, 8)	/* Blending Factor 1 */
13472719d2fSPhilippe CORNU 
13572719d2fSPhilippe CORNU #define LXCFBLR_CFBLL	GENMASK(12, 0)	/* Color Frame Buffer Line Length */
13672719d2fSPhilippe CORNU #define LXCFBLR_CFBP	GENMASK(28, 16)	/* Color Frame Buffer Pitch in bytes */
13772719d2fSPhilippe CORNU 
13872719d2fSPhilippe CORNU #define LXCFBLNR_CFBLN	GENMASK(10, 0)	/* Color Frame Buffer Line Number */
13972719d2fSPhilippe CORNU 
14072719d2fSPhilippe CORNU #define BF1_PAXCA	0x600		/* Pixel Alpha x Constant Alpha */
14172719d2fSPhilippe CORNU #define BF2_1PAXCA	0x007		/* 1 - (Pixel Alpha x Constant Alpha) */
14272719d2fSPhilippe CORNU 
14372719d2fSPhilippe CORNU enum stm32_ltdc_pix_fmt {
14472719d2fSPhilippe CORNU 	PF_ARGB8888 = 0,
14572719d2fSPhilippe CORNU 	PF_RGB888,
14672719d2fSPhilippe CORNU 	PF_RGB565,
14772719d2fSPhilippe CORNU 	PF_ARGB1555,
14872719d2fSPhilippe CORNU 	PF_ARGB4444,
14972719d2fSPhilippe CORNU 	PF_L8,
15072719d2fSPhilippe CORNU 	PF_AL44,
15172719d2fSPhilippe CORNU 	PF_AL88
15272719d2fSPhilippe CORNU };
15372719d2fSPhilippe CORNU 
15472719d2fSPhilippe CORNU /* TODO add more color format support */
15572719d2fSPhilippe CORNU static u32 stm32_ltdc_get_pixel_format(enum video_log2_bpp l2bpp)
15672719d2fSPhilippe CORNU {
15772719d2fSPhilippe CORNU 	enum stm32_ltdc_pix_fmt pf;
15872719d2fSPhilippe CORNU 
15972719d2fSPhilippe CORNU 	switch (l2bpp) {
16072719d2fSPhilippe CORNU 	case VIDEO_BPP16:
16172719d2fSPhilippe CORNU 		pf = PF_RGB565;
16272719d2fSPhilippe CORNU 		break;
16372719d2fSPhilippe CORNU 
16472719d2fSPhilippe CORNU 	case VIDEO_BPP1:
16572719d2fSPhilippe CORNU 	case VIDEO_BPP2:
16672719d2fSPhilippe CORNU 	case VIDEO_BPP4:
16772719d2fSPhilippe CORNU 	case VIDEO_BPP8:
16872719d2fSPhilippe CORNU 	case VIDEO_BPP32:
16972719d2fSPhilippe CORNU 	default:
17072719d2fSPhilippe CORNU 		debug("%s: warning %dbpp not supported yet, %dbpp instead\n",
17172719d2fSPhilippe CORNU 		      __func__, VNBITS(l2bpp), VNBITS(VIDEO_BPP16));
17272719d2fSPhilippe CORNU 		pf = PF_RGB565;
17372719d2fSPhilippe CORNU 		break;
17472719d2fSPhilippe CORNU 	}
17572719d2fSPhilippe CORNU 
17672719d2fSPhilippe CORNU 	debug("%s: %d bpp -> ltdc pf %d\n", __func__, VNBITS(l2bpp), pf);
17772719d2fSPhilippe CORNU 
17872719d2fSPhilippe CORNU 	return (u32)pf;
17972719d2fSPhilippe CORNU }
18072719d2fSPhilippe CORNU 
18172719d2fSPhilippe CORNU static void stm32_ltdc_enable(struct stm32_ltdc_priv *priv)
18272719d2fSPhilippe CORNU {
18372719d2fSPhilippe CORNU 	/* Reload configuration immediately & enable LTDC */
18472719d2fSPhilippe CORNU 	setbits_le32(priv->regs + LTDC_SRCR, SRCR_IMR);
18572719d2fSPhilippe CORNU 	setbits_le32(priv->regs + LTDC_GCR, GCR_LTDCEN);
18672719d2fSPhilippe CORNU }
18772719d2fSPhilippe CORNU 
18872719d2fSPhilippe CORNU static void stm32_ltdc_set_mode(struct stm32_ltdc_priv *priv)
18972719d2fSPhilippe CORNU {
19072719d2fSPhilippe CORNU 	void __iomem *regs = priv->regs;
19172719d2fSPhilippe CORNU 	struct display_timing *timing = &priv->timing;
19272719d2fSPhilippe CORNU 	u32 hsync, vsync, acc_hbp, acc_vbp, acc_act_w, acc_act_h;
19372719d2fSPhilippe CORNU 	u32 total_w, total_h;
19472719d2fSPhilippe CORNU 	u32 val;
19572719d2fSPhilippe CORNU 
19672719d2fSPhilippe CORNU 	/* Convert video timings to ltdc timings */
19772719d2fSPhilippe CORNU 	hsync = timing->hsync_len.typ - 1;
19872719d2fSPhilippe CORNU 	vsync = timing->vsync_len.typ - 1;
19972719d2fSPhilippe CORNU 	acc_hbp = hsync + timing->hback_porch.typ;
20072719d2fSPhilippe CORNU 	acc_vbp = vsync + timing->vback_porch.typ;
20172719d2fSPhilippe CORNU 	acc_act_w = acc_hbp + timing->hactive.typ;
20272719d2fSPhilippe CORNU 	acc_act_h = acc_vbp + timing->vactive.typ;
20372719d2fSPhilippe CORNU 	total_w = acc_act_w + timing->hfront_porch.typ;
20472719d2fSPhilippe CORNU 	total_h = acc_act_h + timing->vfront_porch.typ;
20572719d2fSPhilippe CORNU 
20672719d2fSPhilippe CORNU 	/* Synchronization sizes */
20772719d2fSPhilippe CORNU 	val = (hsync << 16) | vsync;
20872719d2fSPhilippe CORNU 	clrsetbits_le32(regs + LTDC_SSCR, SSCR_VSH | SSCR_HSW, val);
20972719d2fSPhilippe CORNU 
21072719d2fSPhilippe CORNU 	/* Accumulated back porch */
21172719d2fSPhilippe CORNU 	val = (acc_hbp << 16) | acc_vbp;
21272719d2fSPhilippe CORNU 	clrsetbits_le32(regs + LTDC_BPCR, BPCR_AVBP | BPCR_AHBP, val);
21372719d2fSPhilippe CORNU 
21472719d2fSPhilippe CORNU 	/* Accumulated active width */
21572719d2fSPhilippe CORNU 	val = (acc_act_w << 16) | acc_act_h;
21672719d2fSPhilippe CORNU 	clrsetbits_le32(regs + LTDC_AWCR, AWCR_AAW | AWCR_AAH, val);
21772719d2fSPhilippe CORNU 
21872719d2fSPhilippe CORNU 	/* Total width & height */
21972719d2fSPhilippe CORNU 	val = (total_w << 16) | total_h;
22072719d2fSPhilippe CORNU 	clrsetbits_le32(regs + LTDC_TWCR, TWCR_TOTALH | TWCR_TOTALW, val);
22172719d2fSPhilippe CORNU 
22272719d2fSPhilippe CORNU 	/* Signal polarities */
22372719d2fSPhilippe CORNU 	val = 0;
22472719d2fSPhilippe CORNU 	debug("%s: timing->flags 0x%08x\n", __func__, timing->flags);
22572719d2fSPhilippe CORNU 	if (timing->flags & DISPLAY_FLAGS_HSYNC_HIGH)
22672719d2fSPhilippe CORNU 		val |= GCR_HSPOL;
22772719d2fSPhilippe CORNU 	if (timing->flags & DISPLAY_FLAGS_VSYNC_HIGH)
22872719d2fSPhilippe CORNU 		val |= GCR_VSPOL;
22972719d2fSPhilippe CORNU 	if (timing->flags & DISPLAY_FLAGS_DE_HIGH)
23072719d2fSPhilippe CORNU 		val |= GCR_DEPOL;
23172719d2fSPhilippe CORNU 	if (timing->flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE)
23272719d2fSPhilippe CORNU 		val |= GCR_PCPOL;
23372719d2fSPhilippe CORNU 	clrsetbits_le32(regs + LTDC_GCR,
23472719d2fSPhilippe CORNU 			GCR_HSPOL | GCR_VSPOL | GCR_DEPOL | GCR_PCPOL, val);
23572719d2fSPhilippe CORNU 
23672719d2fSPhilippe CORNU 	/* Overall background color */
23772719d2fSPhilippe CORNU 	writel(priv->bg_col_argb, priv->regs + LTDC_BCCR);
23872719d2fSPhilippe CORNU }
23972719d2fSPhilippe CORNU 
24072719d2fSPhilippe CORNU static void stm32_ltdc_set_layer1(struct stm32_ltdc_priv *priv, ulong fb_addr)
24172719d2fSPhilippe CORNU {
24272719d2fSPhilippe CORNU 	void __iomem *regs = priv->regs;
24372719d2fSPhilippe CORNU 	u32 x0, x1, y0, y1;
24472719d2fSPhilippe CORNU 	u32 pitch_in_bytes;
24572719d2fSPhilippe CORNU 	u32 line_length;
24672719d2fSPhilippe CORNU 	u32 bus_width;
24772719d2fSPhilippe CORNU 	u32 val, tmp, bpp;
24872719d2fSPhilippe CORNU 
24972719d2fSPhilippe CORNU 	x0 = priv->crop_x;
25072719d2fSPhilippe CORNU 	x1 = priv->crop_x + priv->crop_w - 1;
25172719d2fSPhilippe CORNU 	y0 = priv->crop_y;
25272719d2fSPhilippe CORNU 	y1 = priv->crop_y + priv->crop_h - 1;
25372719d2fSPhilippe CORNU 
25472719d2fSPhilippe CORNU 	/* Horizontal start and stop position */
25572719d2fSPhilippe CORNU 	tmp = (readl(regs + LTDC_BPCR) & BPCR_AHBP) >> 16;
25672719d2fSPhilippe CORNU 	val = ((x1 + 1 + tmp) << 16) + (x0 + 1 + tmp);
25772719d2fSPhilippe CORNU 	clrsetbits_le32(regs + LTDC_L1WHPCR, LXWHPCR_WHSTPOS | LXWHPCR_WHSPPOS,
25872719d2fSPhilippe CORNU 			val);
25972719d2fSPhilippe CORNU 
26072719d2fSPhilippe CORNU 	/* Vertical start & stop position */
26172719d2fSPhilippe CORNU 	tmp = readl(regs + LTDC_BPCR) & BPCR_AVBP;
26272719d2fSPhilippe CORNU 	val = ((y1 + 1 + tmp) << 16) + (y0 + 1 + tmp);
26372719d2fSPhilippe CORNU 	clrsetbits_le32(regs + LTDC_L1WVPCR, LXWVPCR_WVSTPOS | LXWVPCR_WVSPPOS,
26472719d2fSPhilippe CORNU 			val);
26572719d2fSPhilippe CORNU 
26672719d2fSPhilippe CORNU 	/* Layer background color */
26772719d2fSPhilippe CORNU 	writel(priv->bg_col_argb, regs + LTDC_L1DCCR);
26872719d2fSPhilippe CORNU 
26972719d2fSPhilippe CORNU 	/* Color frame buffer pitch in bytes & line length */
27072719d2fSPhilippe CORNU 	bpp = VNBITS(priv->l2bpp);
27172719d2fSPhilippe CORNU 	pitch_in_bytes = priv->crop_w * (bpp >> 3);
27272719d2fSPhilippe CORNU 	bus_width = 8 << ((readl(regs + LTDC_GC2R) & GC2R_BW) >> 4);
27372719d2fSPhilippe CORNU 	line_length = ((bpp >> 3) * priv->crop_w) + (bus_width >> 3) - 1;
27472719d2fSPhilippe CORNU 	val = (pitch_in_bytes << 16) | line_length;
27572719d2fSPhilippe CORNU 	clrsetbits_le32(regs + LTDC_L1CFBLR, LXCFBLR_CFBLL | LXCFBLR_CFBP, val);
27672719d2fSPhilippe CORNU 
27772719d2fSPhilippe CORNU 	/* Pixel format */
27872719d2fSPhilippe CORNU 	val = stm32_ltdc_get_pixel_format(priv->l2bpp);
27972719d2fSPhilippe CORNU 	clrsetbits_le32(regs + LTDC_L1PFCR, LXPFCR_PF, val);
28072719d2fSPhilippe CORNU 
28172719d2fSPhilippe CORNU 	/* Constant alpha value */
28272719d2fSPhilippe CORNU 	clrsetbits_le32(regs + LTDC_L1CACR, LXCACR_CONSTA, priv->alpha);
28372719d2fSPhilippe CORNU 
28472719d2fSPhilippe CORNU 	/* Blending factors */
28572719d2fSPhilippe CORNU 	clrsetbits_le32(regs + LTDC_L1BFCR, LXBFCR_BF2 | LXBFCR_BF1,
28672719d2fSPhilippe CORNU 			BF1_PAXCA | BF2_1PAXCA);
28772719d2fSPhilippe CORNU 
28872719d2fSPhilippe CORNU 	/* Frame buffer line number */
28972719d2fSPhilippe CORNU 	clrsetbits_le32(regs + LTDC_L1CFBLNR, LXCFBLNR_CFBLN, priv->crop_h);
29072719d2fSPhilippe CORNU 
29172719d2fSPhilippe CORNU 	/* Frame buffer address */
29272719d2fSPhilippe CORNU 	writel(fb_addr, regs + LTDC_L1CFBAR);
29372719d2fSPhilippe CORNU 
29472719d2fSPhilippe CORNU 	/* Enable layer 1 */
29572719d2fSPhilippe CORNU 	setbits_le32(priv->regs + LTDC_L1CR, LXCR_LEN);
29672719d2fSPhilippe CORNU }
29772719d2fSPhilippe CORNU 
29872719d2fSPhilippe CORNU static int stm32_ltdc_probe(struct udevice *dev)
29972719d2fSPhilippe CORNU {
30072719d2fSPhilippe CORNU 	struct video_uc_platdata *uc_plat = dev_get_uclass_platdata(dev);
30172719d2fSPhilippe CORNU 	struct video_priv *uc_priv = dev_get_uclass_priv(dev);
30272719d2fSPhilippe CORNU 	struct stm32_ltdc_priv *priv = dev_get_priv(dev);
30372719d2fSPhilippe CORNU 	struct udevice *panel;
30472719d2fSPhilippe CORNU 	struct clk pclk, pxclk;
305c0fb2fc0Syannick fertre 	struct reset_ctl rst;
30672719d2fSPhilippe CORNU 	int ret;
30772719d2fSPhilippe CORNU 
30872719d2fSPhilippe CORNU 	priv->regs = (void *)dev_read_addr(dev);
30972719d2fSPhilippe CORNU 	if ((fdt_addr_t)priv->regs == FDT_ADDR_T_NONE) {
31072719d2fSPhilippe CORNU 		debug("%s: ltdc dt register address error\n", __func__);
31172719d2fSPhilippe CORNU 		return -EINVAL;
31272719d2fSPhilippe CORNU 	}
31372719d2fSPhilippe CORNU 
31472719d2fSPhilippe CORNU 	ret = uclass_first_device(UCLASS_PANEL, &panel);
31572719d2fSPhilippe CORNU 	if (ret) {
31672719d2fSPhilippe CORNU 		debug("%s: panel device error %d\n", __func__, ret);
31772719d2fSPhilippe CORNU 		return ret;
31872719d2fSPhilippe CORNU 	}
31972719d2fSPhilippe CORNU 
320c0fb2fc0Syannick fertre 	ret = reset_get_by_index(dev, 0, &rst);
321c0fb2fc0Syannick fertre 	if (ret) {
322c0fb2fc0Syannick fertre 		debug("%s: missing ltdc hardware reset\n", __func__);
323c0fb2fc0Syannick fertre 		return -ENODEV;
324c0fb2fc0Syannick fertre 	}
325c0fb2fc0Syannick fertre 
326c0fb2fc0Syannick fertre 	/* Reset */
327c0fb2fc0Syannick fertre 	reset_deassert(&rst);
328c0fb2fc0Syannick fertre 
32972719d2fSPhilippe CORNU 	ret = panel_enable_backlight(panel);
33072719d2fSPhilippe CORNU 	if (ret) {
33172719d2fSPhilippe CORNU 		debug("%s: panel %s enable backlight error %d\n",
33272719d2fSPhilippe CORNU 		      __func__, panel->name, ret);
33372719d2fSPhilippe CORNU 		return ret;
33472719d2fSPhilippe CORNU 	}
33572719d2fSPhilippe CORNU 
33672719d2fSPhilippe CORNU 	ret = fdtdec_decode_display_timing(gd->fdt_blob, dev_of_offset(dev),
33772719d2fSPhilippe CORNU 					   0, &priv->timing);
33872719d2fSPhilippe CORNU 	if (ret) {
33972719d2fSPhilippe CORNU 		debug("%s: decode display timing error %d\n", __func__, ret);
34072719d2fSPhilippe CORNU 		return -EINVAL;
34172719d2fSPhilippe CORNU 	}
34272719d2fSPhilippe CORNU 
34372719d2fSPhilippe CORNU 	ret = clk_get_by_name(dev, "pclk", &pclk);
34472719d2fSPhilippe CORNU 	if (ret) {
34572719d2fSPhilippe CORNU 		debug("%s: peripheral clock get error %d\n", __func__, ret);
34672719d2fSPhilippe CORNU 		return ret;
34772719d2fSPhilippe CORNU 	}
34872719d2fSPhilippe CORNU 
34972719d2fSPhilippe CORNU 	ret = clk_enable(&pclk);
35072719d2fSPhilippe CORNU 	if (ret) {
35172719d2fSPhilippe CORNU 		debug("%s: peripheral clock enable error %d\n", __func__, ret);
35272719d2fSPhilippe CORNU 		return ret;
35372719d2fSPhilippe CORNU 	}
35472719d2fSPhilippe CORNU 
35572719d2fSPhilippe CORNU 	/* Verify pixel clock value if any & inform user accordingly */
35672719d2fSPhilippe CORNU 	ret = clk_get_by_name(dev, "pxclk", &pxclk);
35772719d2fSPhilippe CORNU 	if (!ret) {
35872719d2fSPhilippe CORNU 		if (clk_get_rate(&pxclk) != priv->timing.pixelclock.typ)
35972719d2fSPhilippe CORNU 			printf("Warning: please adjust ltdc pixel clock\n");
36072719d2fSPhilippe CORNU 	}
36172719d2fSPhilippe CORNU 
36272719d2fSPhilippe CORNU 	/* TODO Below parameters are hard-coded for the moment... */
36372719d2fSPhilippe CORNU 	priv->l2bpp = VIDEO_BPP16;
36472719d2fSPhilippe CORNU 	priv->bg_col_argb = 0xFFFFFFFF; /* white no transparency */
36572719d2fSPhilippe CORNU 	priv->crop_x = 0;
36672719d2fSPhilippe CORNU 	priv->crop_y = 0;
36772719d2fSPhilippe CORNU 	priv->crop_w = priv->timing.hactive.typ;
36872719d2fSPhilippe CORNU 	priv->crop_h = priv->timing.vactive.typ;
36972719d2fSPhilippe CORNU 	priv->alpha = 0xFF;
37072719d2fSPhilippe CORNU 
37172719d2fSPhilippe CORNU 	debug("%s: %dx%d %dbpp frame buffer at 0x%lx\n", __func__,
37272719d2fSPhilippe CORNU 	      priv->timing.hactive.typ, priv->timing.vactive.typ,
37372719d2fSPhilippe CORNU 	      VNBITS(priv->l2bpp), uc_plat->base);
37472719d2fSPhilippe CORNU 	debug("%s: crop %d,%d %dx%d bg 0x%08x alpha %d\n", __func__,
37572719d2fSPhilippe CORNU 	      priv->crop_x, priv->crop_y, priv->crop_w, priv->crop_h,
37672719d2fSPhilippe CORNU 	      priv->bg_col_argb, priv->alpha);
37772719d2fSPhilippe CORNU 
37872719d2fSPhilippe CORNU 	/* Configure & start LTDC */
37972719d2fSPhilippe CORNU 	stm32_ltdc_set_mode(priv);
38072719d2fSPhilippe CORNU 	stm32_ltdc_set_layer1(priv, uc_plat->base);
38172719d2fSPhilippe CORNU 	stm32_ltdc_enable(priv);
38272719d2fSPhilippe CORNU 
38372719d2fSPhilippe CORNU 	uc_priv->xsize = priv->timing.hactive.typ;
38472719d2fSPhilippe CORNU 	uc_priv->ysize = priv->timing.vactive.typ;
38572719d2fSPhilippe CORNU 	uc_priv->bpix = priv->l2bpp;
38672719d2fSPhilippe CORNU 
38772719d2fSPhilippe CORNU 	video_set_flush_dcache(dev, true);
38872719d2fSPhilippe CORNU 
38972719d2fSPhilippe CORNU 	return 0;
39072719d2fSPhilippe CORNU }
39172719d2fSPhilippe CORNU 
39272719d2fSPhilippe CORNU static int stm32_ltdc_bind(struct udevice *dev)
39372719d2fSPhilippe CORNU {
39472719d2fSPhilippe CORNU 	struct video_uc_platdata *uc_plat = dev_get_uclass_platdata(dev);
39572719d2fSPhilippe CORNU 
39672719d2fSPhilippe CORNU 	uc_plat->size = CONFIG_VIDEO_STM32_MAX_XRES *
39772719d2fSPhilippe CORNU 			CONFIG_VIDEO_STM32_MAX_YRES *
39872719d2fSPhilippe CORNU 			(CONFIG_VIDEO_STM32_MAX_BPP >> 3);
39972719d2fSPhilippe CORNU 	debug("%s: frame buffer max size %d bytes\n", __func__, uc_plat->size);
40072719d2fSPhilippe CORNU 
40172719d2fSPhilippe CORNU 	return 0;
40272719d2fSPhilippe CORNU }
40372719d2fSPhilippe CORNU 
40472719d2fSPhilippe CORNU static const struct udevice_id stm32_ltdc_ids[] = {
40572719d2fSPhilippe CORNU 	{ .compatible = "st,stm32-ltdc" },
40672719d2fSPhilippe CORNU 	{ }
40772719d2fSPhilippe CORNU };
40872719d2fSPhilippe CORNU 
40972719d2fSPhilippe CORNU U_BOOT_DRIVER(stm32_ltdc) = {
410*c4c33e9dSyannick fertre 	.name			= "stm32_display",
41172719d2fSPhilippe CORNU 	.id			= UCLASS_VIDEO,
41272719d2fSPhilippe CORNU 	.of_match		= stm32_ltdc_ids,
41372719d2fSPhilippe CORNU 	.probe			= stm32_ltdc_probe,
41472719d2fSPhilippe CORNU 	.bind			= stm32_ltdc_bind,
41572719d2fSPhilippe CORNU 	.priv_auto_alloc_size	= sizeof(struct stm32_ltdc_priv),
41672719d2fSPhilippe CORNU };
417