1*7b7ad5c3SSimon Glass /* 2*7b7ad5c3SSimon Glass * Copyright (c) 2015 Google, Inc 3*7b7ad5c3SSimon Glass * Copyright 2014 Rockchip Inc. 4*7b7ad5c3SSimon Glass * 5*7b7ad5c3SSimon Glass * SPDX-License-Identifier: GPL-2.0+ 6*7b7ad5c3SSimon Glass */ 7*7b7ad5c3SSimon Glass 8*7b7ad5c3SSimon Glass #include <common.h> 9*7b7ad5c3SSimon Glass #include <clk.h> 10*7b7ad5c3SSimon Glass #include <display.h> 11*7b7ad5c3SSimon Glass #include <dm.h> 12*7b7ad5c3SSimon Glass #include <edid.h> 13*7b7ad5c3SSimon Glass #include <regmap.h> 14*7b7ad5c3SSimon Glass #include <syscon.h> 15*7b7ad5c3SSimon Glass #include <video.h> 16*7b7ad5c3SSimon Glass #include <asm/gpio.h> 17*7b7ad5c3SSimon Glass #include <asm/hardware.h> 18*7b7ad5c3SSimon Glass #include <asm/io.h> 19*7b7ad5c3SSimon Glass #include <asm/arch/clock.h> 20*7b7ad5c3SSimon Glass #include <asm/arch/cru_rk3288.h> 21*7b7ad5c3SSimon Glass #include <asm/arch/grf_rk3288.h> 22*7b7ad5c3SSimon Glass #include <asm/arch/edp_rk3288.h> 23*7b7ad5c3SSimon Glass #include <asm/arch/hdmi_rk3288.h> 24*7b7ad5c3SSimon Glass #include <asm/arch/vop_rk3288.h> 25*7b7ad5c3SSimon Glass #include <dm/device-internal.h> 26*7b7ad5c3SSimon Glass #include <dm/uclass-internal.h> 27*7b7ad5c3SSimon Glass #include <dt-bindings/clock/rk3288-cru.h> 28*7b7ad5c3SSimon Glass #include <power/regulator.h> 29*7b7ad5c3SSimon Glass 30*7b7ad5c3SSimon Glass DECLARE_GLOBAL_DATA_PTR; 31*7b7ad5c3SSimon Glass 32*7b7ad5c3SSimon Glass struct rk_vop_priv { 33*7b7ad5c3SSimon Glass struct rk3288_vop *regs; 34*7b7ad5c3SSimon Glass struct rk3288_grf *grf; 35*7b7ad5c3SSimon Glass }; 36*7b7ad5c3SSimon Glass 37*7b7ad5c3SSimon Glass void rkvop_enable(struct rk3288_vop *regs, ulong fbbase, 38*7b7ad5c3SSimon Glass int fb_bits_per_pixel, const struct display_timing *edid) 39*7b7ad5c3SSimon Glass { 40*7b7ad5c3SSimon Glass u32 lb_mode; 41*7b7ad5c3SSimon Glass u32 rgb_mode; 42*7b7ad5c3SSimon Glass u32 hactive = edid->hactive.typ; 43*7b7ad5c3SSimon Glass u32 vactive = edid->vactive.typ; 44*7b7ad5c3SSimon Glass 45*7b7ad5c3SSimon Glass writel(V_ACT_WIDTH(hactive - 1) | V_ACT_HEIGHT(vactive - 1), 46*7b7ad5c3SSimon Glass ®s->win0_act_info); 47*7b7ad5c3SSimon Glass 48*7b7ad5c3SSimon Glass writel(V_DSP_XST(edid->hsync_len.typ + edid->hback_porch.typ) | 49*7b7ad5c3SSimon Glass V_DSP_YST(edid->vsync_len.typ + edid->vback_porch.typ), 50*7b7ad5c3SSimon Glass ®s->win0_dsp_st); 51*7b7ad5c3SSimon Glass 52*7b7ad5c3SSimon Glass writel(V_DSP_WIDTH(hactive - 1) | 53*7b7ad5c3SSimon Glass V_DSP_HEIGHT(vactive - 1), 54*7b7ad5c3SSimon Glass ®s->win0_dsp_info); 55*7b7ad5c3SSimon Glass 56*7b7ad5c3SSimon Glass clrsetbits_le32(®s->win0_color_key, M_WIN0_KEY_EN | M_WIN0_KEY_COLOR, 57*7b7ad5c3SSimon Glass V_WIN0_KEY_EN(0) | V_WIN0_KEY_COLOR(0)); 58*7b7ad5c3SSimon Glass 59*7b7ad5c3SSimon Glass switch (fb_bits_per_pixel) { 60*7b7ad5c3SSimon Glass case 16: 61*7b7ad5c3SSimon Glass rgb_mode = RGB565; 62*7b7ad5c3SSimon Glass writel(V_RGB565_VIRWIDTH(hactive), ®s->win0_vir); 63*7b7ad5c3SSimon Glass break; 64*7b7ad5c3SSimon Glass case 24: 65*7b7ad5c3SSimon Glass rgb_mode = RGB888; 66*7b7ad5c3SSimon Glass writel(V_RGB888_VIRWIDTH(hactive), ®s->win0_vir); 67*7b7ad5c3SSimon Glass break; 68*7b7ad5c3SSimon Glass case 32: 69*7b7ad5c3SSimon Glass default: 70*7b7ad5c3SSimon Glass rgb_mode = ARGB8888; 71*7b7ad5c3SSimon Glass writel(V_ARGB888_VIRWIDTH(hactive), ®s->win0_vir); 72*7b7ad5c3SSimon Glass break; 73*7b7ad5c3SSimon Glass } 74*7b7ad5c3SSimon Glass 75*7b7ad5c3SSimon Glass if (hactive > 2560) 76*7b7ad5c3SSimon Glass lb_mode = LB_RGB_3840X2; 77*7b7ad5c3SSimon Glass else if (hactive > 1920) 78*7b7ad5c3SSimon Glass lb_mode = LB_RGB_2560X4; 79*7b7ad5c3SSimon Glass else if (hactive > 1280) 80*7b7ad5c3SSimon Glass lb_mode = LB_RGB_1920X5; 81*7b7ad5c3SSimon Glass else 82*7b7ad5c3SSimon Glass lb_mode = LB_RGB_1280X8; 83*7b7ad5c3SSimon Glass 84*7b7ad5c3SSimon Glass clrsetbits_le32(®s->win0_ctrl0, 85*7b7ad5c3SSimon Glass M_WIN0_LB_MODE | M_WIN0_DATA_FMT | M_WIN0_EN, 86*7b7ad5c3SSimon Glass V_WIN0_LB_MODE(lb_mode) | V_WIN0_DATA_FMT(rgb_mode) | 87*7b7ad5c3SSimon Glass V_WIN0_EN(1)); 88*7b7ad5c3SSimon Glass 89*7b7ad5c3SSimon Glass writel(fbbase, ®s->win0_yrgb_mst); 90*7b7ad5c3SSimon Glass writel(0x01, ®s->reg_cfg_done); /* enable reg config */ 91*7b7ad5c3SSimon Glass } 92*7b7ad5c3SSimon Glass 93*7b7ad5c3SSimon Glass void rkvop_mode_set(struct rk3288_vop *regs, 94*7b7ad5c3SSimon Glass const struct display_timing *edid, enum vop_modes mode) 95*7b7ad5c3SSimon Glass { 96*7b7ad5c3SSimon Glass u32 hactive = edid->hactive.typ; 97*7b7ad5c3SSimon Glass u32 vactive = edid->vactive.typ; 98*7b7ad5c3SSimon Glass u32 hsync_len = edid->hsync_len.typ; 99*7b7ad5c3SSimon Glass u32 hback_porch = edid->hback_porch.typ; 100*7b7ad5c3SSimon Glass u32 vsync_len = edid->vsync_len.typ; 101*7b7ad5c3SSimon Glass u32 vback_porch = edid->vback_porch.typ; 102*7b7ad5c3SSimon Glass u32 hfront_porch = edid->hfront_porch.typ; 103*7b7ad5c3SSimon Glass u32 vfront_porch = edid->vfront_porch.typ; 104*7b7ad5c3SSimon Glass uint flags; 105*7b7ad5c3SSimon Glass 106*7b7ad5c3SSimon Glass switch (mode) { 107*7b7ad5c3SSimon Glass case VOP_MODE_HDMI: 108*7b7ad5c3SSimon Glass clrsetbits_le32(®s->sys_ctrl, M_ALL_OUT_EN, 109*7b7ad5c3SSimon Glass V_HDMI_OUT_EN(1)); 110*7b7ad5c3SSimon Glass break; 111*7b7ad5c3SSimon Glass case VOP_MODE_EDP: 112*7b7ad5c3SSimon Glass default: 113*7b7ad5c3SSimon Glass clrsetbits_le32(®s->sys_ctrl, M_ALL_OUT_EN, 114*7b7ad5c3SSimon Glass V_EDP_OUT_EN(1)); 115*7b7ad5c3SSimon Glass break; 116*7b7ad5c3SSimon Glass } 117*7b7ad5c3SSimon Glass 118*7b7ad5c3SSimon Glass flags = V_DSP_OUT_MODE(15) | 119*7b7ad5c3SSimon Glass V_DSP_HSYNC_POL(!!(edid->flags & DISPLAY_FLAGS_HSYNC_HIGH)) | 120*7b7ad5c3SSimon Glass V_DSP_VSYNC_POL(!!(edid->flags & DISPLAY_FLAGS_VSYNC_HIGH)); 121*7b7ad5c3SSimon Glass 122*7b7ad5c3SSimon Glass clrsetbits_le32(®s->dsp_ctrl0, 123*7b7ad5c3SSimon Glass M_DSP_OUT_MODE | M_DSP_VSYNC_POL | M_DSP_HSYNC_POL, 124*7b7ad5c3SSimon Glass flags); 125*7b7ad5c3SSimon Glass 126*7b7ad5c3SSimon Glass writel(V_HSYNC(hsync_len) | 127*7b7ad5c3SSimon Glass V_HORPRD(hsync_len + hback_porch + hactive + hfront_porch), 128*7b7ad5c3SSimon Glass ®s->dsp_htotal_hs_end); 129*7b7ad5c3SSimon Glass 130*7b7ad5c3SSimon Glass writel(V_HEAP(hsync_len + hback_porch + hactive) | 131*7b7ad5c3SSimon Glass V_HASP(hsync_len + hback_porch), 132*7b7ad5c3SSimon Glass ®s->dsp_hact_st_end); 133*7b7ad5c3SSimon Glass 134*7b7ad5c3SSimon Glass writel(V_VSYNC(vsync_len) | 135*7b7ad5c3SSimon Glass V_VERPRD(vsync_len + vback_porch + vactive + vfront_porch), 136*7b7ad5c3SSimon Glass ®s->dsp_vtotal_vs_end); 137*7b7ad5c3SSimon Glass 138*7b7ad5c3SSimon Glass writel(V_VAEP(vsync_len + vback_porch + vactive)| 139*7b7ad5c3SSimon Glass V_VASP(vsync_len + vback_porch), 140*7b7ad5c3SSimon Glass ®s->dsp_vact_st_end); 141*7b7ad5c3SSimon Glass 142*7b7ad5c3SSimon Glass writel(V_HEAP(hsync_len + hback_porch + hactive) | 143*7b7ad5c3SSimon Glass V_HASP(hsync_len + hback_porch), 144*7b7ad5c3SSimon Glass ®s->post_dsp_hact_info); 145*7b7ad5c3SSimon Glass 146*7b7ad5c3SSimon Glass writel(V_VAEP(vsync_len + vback_porch + vactive)| 147*7b7ad5c3SSimon Glass V_VASP(vsync_len + vback_porch), 148*7b7ad5c3SSimon Glass ®s->post_dsp_vact_info); 149*7b7ad5c3SSimon Glass 150*7b7ad5c3SSimon Glass writel(0x01, ®s->reg_cfg_done); /* enable reg config */ 151*7b7ad5c3SSimon Glass } 152*7b7ad5c3SSimon Glass 153*7b7ad5c3SSimon Glass /** 154*7b7ad5c3SSimon Glass * rk_display_init() - Try to enable the given display device 155*7b7ad5c3SSimon Glass * 156*7b7ad5c3SSimon Glass * This function performs many steps: 157*7b7ad5c3SSimon Glass * - Finds the display device being referenced by @ep_node 158*7b7ad5c3SSimon Glass * - Puts the VOP's ID into its uclass platform data 159*7b7ad5c3SSimon Glass * - Probes the device to set it up 160*7b7ad5c3SSimon Glass * - Reads the EDID timing information 161*7b7ad5c3SSimon Glass * - Sets up the VOP clocks, etc. for the selected pixel clock and display mode 162*7b7ad5c3SSimon Glass * - Enables the display (the display device handles this and will do different 163*7b7ad5c3SSimon Glass * things depending on the display type) 164*7b7ad5c3SSimon Glass * - Tells the uclass about the display resolution so that the console will 165*7b7ad5c3SSimon Glass * appear correctly 166*7b7ad5c3SSimon Glass * 167*7b7ad5c3SSimon Glass * @dev: VOP device that we want to connect to the display 168*7b7ad5c3SSimon Glass * @fbbase: Frame buffer address 169*7b7ad5c3SSimon Glass * @l2bpp Log2 of bits-per-pixels for the display 170*7b7ad5c3SSimon Glass * @ep_node: Device tree node to process - this is the offset of an endpoint 171*7b7ad5c3SSimon Glass * node within the VOP's 'port' list. 172*7b7ad5c3SSimon Glass * @return 0 if OK, -ve if something went wrong 173*7b7ad5c3SSimon Glass */ 174*7b7ad5c3SSimon Glass int rk_display_init(struct udevice *dev, ulong fbbase, 175*7b7ad5c3SSimon Glass enum video_log2_bpp l2bpp, int ep_node) 176*7b7ad5c3SSimon Glass { 177*7b7ad5c3SSimon Glass struct video_priv *uc_priv = dev_get_uclass_priv(dev); 178*7b7ad5c3SSimon Glass const void *blob = gd->fdt_blob; 179*7b7ad5c3SSimon Glass struct rk_vop_priv *priv = dev_get_priv(dev); 180*7b7ad5c3SSimon Glass int vop_id, remote_vop_id; 181*7b7ad5c3SSimon Glass struct rk3288_vop *regs = priv->regs; 182*7b7ad5c3SSimon Glass struct display_timing timing; 183*7b7ad5c3SSimon Glass struct udevice *disp; 184*7b7ad5c3SSimon Glass int ret, remote, i, offset; 185*7b7ad5c3SSimon Glass struct display_plat *disp_uc_plat; 186*7b7ad5c3SSimon Glass struct udevice *clk; 187*7b7ad5c3SSimon Glass 188*7b7ad5c3SSimon Glass vop_id = fdtdec_get_int(blob, ep_node, "reg", -1); 189*7b7ad5c3SSimon Glass debug("vop_id=%d\n", vop_id); 190*7b7ad5c3SSimon Glass remote = fdtdec_lookup_phandle(blob, ep_node, "remote-endpoint"); 191*7b7ad5c3SSimon Glass if (remote < 0) 192*7b7ad5c3SSimon Glass return -EINVAL; 193*7b7ad5c3SSimon Glass remote_vop_id = fdtdec_get_int(blob, remote, "reg", -1); 194*7b7ad5c3SSimon Glass debug("remote vop_id=%d\n", remote_vop_id); 195*7b7ad5c3SSimon Glass 196*7b7ad5c3SSimon Glass for (i = 0, offset = remote; i < 3 && offset > 0; i++) 197*7b7ad5c3SSimon Glass offset = fdt_parent_offset(blob, offset); 198*7b7ad5c3SSimon Glass if (offset < 0) { 199*7b7ad5c3SSimon Glass debug("%s: Invalid remote-endpoint position\n", dev->name); 200*7b7ad5c3SSimon Glass return -EINVAL; 201*7b7ad5c3SSimon Glass } 202*7b7ad5c3SSimon Glass 203*7b7ad5c3SSimon Glass ret = uclass_find_device_by_of_offset(UCLASS_DISPLAY, offset, &disp); 204*7b7ad5c3SSimon Glass if (ret) { 205*7b7ad5c3SSimon Glass debug("%s: device '%s' display not found (ret=%d)\n", __func__, 206*7b7ad5c3SSimon Glass dev->name, ret); 207*7b7ad5c3SSimon Glass return ret; 208*7b7ad5c3SSimon Glass } 209*7b7ad5c3SSimon Glass 210*7b7ad5c3SSimon Glass disp_uc_plat = dev_get_uclass_platdata(disp); 211*7b7ad5c3SSimon Glass debug("Found device '%s', disp_uc_priv=%p\n", disp->name, disp_uc_plat); 212*7b7ad5c3SSimon Glass disp_uc_plat->source_id = remote_vop_id; 213*7b7ad5c3SSimon Glass disp_uc_plat->src_dev = dev; 214*7b7ad5c3SSimon Glass 215*7b7ad5c3SSimon Glass ret = device_probe(disp); 216*7b7ad5c3SSimon Glass if (ret) { 217*7b7ad5c3SSimon Glass debug("%s: device '%s' display won't probe (ret=%d)\n", 218*7b7ad5c3SSimon Glass __func__, dev->name, ret); 219*7b7ad5c3SSimon Glass return ret; 220*7b7ad5c3SSimon Glass } 221*7b7ad5c3SSimon Glass 222*7b7ad5c3SSimon Glass ret = display_read_timing(disp, &timing); 223*7b7ad5c3SSimon Glass if (ret) { 224*7b7ad5c3SSimon Glass debug("%s: Failed to read timings\n", __func__); 225*7b7ad5c3SSimon Glass return ret; 226*7b7ad5c3SSimon Glass } 227*7b7ad5c3SSimon Glass 228*7b7ad5c3SSimon Glass ret = rkclk_get_clk(CLK_NEW, &clk); 229*7b7ad5c3SSimon Glass if (!ret) { 230*7b7ad5c3SSimon Glass ret = clk_set_periph_rate(clk, DCLK_VOP0 + vop_id, 231*7b7ad5c3SSimon Glass timing.pixelclock.typ); 232*7b7ad5c3SSimon Glass } 233*7b7ad5c3SSimon Glass if (ret) { 234*7b7ad5c3SSimon Glass debug("%s: Failed to set pixel clock: ret=%d\n", __func__, ret); 235*7b7ad5c3SSimon Glass return ret; 236*7b7ad5c3SSimon Glass } 237*7b7ad5c3SSimon Glass 238*7b7ad5c3SSimon Glass rkvop_mode_set(regs, &timing, vop_id); 239*7b7ad5c3SSimon Glass 240*7b7ad5c3SSimon Glass rkvop_enable(regs, fbbase, 1 << l2bpp, &timing); 241*7b7ad5c3SSimon Glass 242*7b7ad5c3SSimon Glass ret = display_enable(disp, 1 << l2bpp, &timing); 243*7b7ad5c3SSimon Glass if (ret) 244*7b7ad5c3SSimon Glass return ret; 245*7b7ad5c3SSimon Glass 246*7b7ad5c3SSimon Glass uc_priv->xsize = timing.hactive.typ; 247*7b7ad5c3SSimon Glass uc_priv->ysize = timing.vactive.typ; 248*7b7ad5c3SSimon Glass uc_priv->bpix = l2bpp; 249*7b7ad5c3SSimon Glass debug("fb=%lx, size=%d %d\n", fbbase, uc_priv->xsize, uc_priv->ysize); 250*7b7ad5c3SSimon Glass 251*7b7ad5c3SSimon Glass return 0; 252*7b7ad5c3SSimon Glass } 253*7b7ad5c3SSimon Glass 254*7b7ad5c3SSimon Glass static int rk_vop_probe(struct udevice *dev) 255*7b7ad5c3SSimon Glass { 256*7b7ad5c3SSimon Glass struct video_uc_platdata *plat = dev_get_uclass_platdata(dev); 257*7b7ad5c3SSimon Glass const void *blob = gd->fdt_blob; 258*7b7ad5c3SSimon Glass struct rk_vop_priv *priv = dev_get_priv(dev); 259*7b7ad5c3SSimon Glass struct udevice *reg; 260*7b7ad5c3SSimon Glass int ret, port, node; 261*7b7ad5c3SSimon Glass 262*7b7ad5c3SSimon Glass /* Before relocation we don't need to do anything */ 263*7b7ad5c3SSimon Glass if (!(gd->flags & GD_FLG_RELOC)) 264*7b7ad5c3SSimon Glass return 0; 265*7b7ad5c3SSimon Glass 266*7b7ad5c3SSimon Glass priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF); 267*7b7ad5c3SSimon Glass priv->regs = (struct rk3288_vop *)dev_get_addr(dev); 268*7b7ad5c3SSimon Glass 269*7b7ad5c3SSimon Glass /* lcdc(vop) iodomain select 1.8V */ 270*7b7ad5c3SSimon Glass rk_setreg(&priv->grf->io_vsel, 1 << 0); 271*7b7ad5c3SSimon Glass 272*7b7ad5c3SSimon Glass /* 273*7b7ad5c3SSimon Glass * Try some common regulators. We should really get these from the 274*7b7ad5c3SSimon Glass * device tree somehow. 275*7b7ad5c3SSimon Glass */ 276*7b7ad5c3SSimon Glass ret = regulator_autoset_by_name("vcc18_lcd", ®); 277*7b7ad5c3SSimon Glass if (ret) 278*7b7ad5c3SSimon Glass debug("%s: Cannot autoset regulator vcc18_lcd\n", __func__); 279*7b7ad5c3SSimon Glass ret = regulator_autoset_by_name("VCC18_LCD", ®); 280*7b7ad5c3SSimon Glass if (ret) 281*7b7ad5c3SSimon Glass debug("%s: Cannot autoset regulator VCC18_LCD\n", __func__); 282*7b7ad5c3SSimon Glass ret = regulator_autoset_by_name("vdd10_lcd_pwren_h", ®); 283*7b7ad5c3SSimon Glass if (ret) { 284*7b7ad5c3SSimon Glass debug("%s: Cannot autoset regulator vdd10_lcd_pwren_h\n", 285*7b7ad5c3SSimon Glass __func__); 286*7b7ad5c3SSimon Glass } 287*7b7ad5c3SSimon Glass ret = regulator_autoset_by_name("vdd10_lcd", ®); 288*7b7ad5c3SSimon Glass if (ret) { 289*7b7ad5c3SSimon Glass debug("%s: Cannot autoset regulator vdd10_lcd\n", 290*7b7ad5c3SSimon Glass __func__); 291*7b7ad5c3SSimon Glass } 292*7b7ad5c3SSimon Glass ret = regulator_autoset_by_name("VDD10_LCD", ®); 293*7b7ad5c3SSimon Glass if (ret) { 294*7b7ad5c3SSimon Glass debug("%s: Cannot autoset regulator VDD10_LCD\n", 295*7b7ad5c3SSimon Glass __func__); 296*7b7ad5c3SSimon Glass } 297*7b7ad5c3SSimon Glass ret = regulator_autoset_by_name("vcc33_lcd", ®); 298*7b7ad5c3SSimon Glass if (ret) 299*7b7ad5c3SSimon Glass debug("%s: Cannot autoset regulator vcc33_lcd\n", __func__); 300*7b7ad5c3SSimon Glass 301*7b7ad5c3SSimon Glass /* 302*7b7ad5c3SSimon Glass * Try all the ports until we find one that works. In practice this 303*7b7ad5c3SSimon Glass * tries EDP first if available, then HDMI. 304*7b7ad5c3SSimon Glass */ 305*7b7ad5c3SSimon Glass port = fdt_subnode_offset(blob, dev->of_offset, "port"); 306*7b7ad5c3SSimon Glass if (port < 0) 307*7b7ad5c3SSimon Glass return -EINVAL; 308*7b7ad5c3SSimon Glass for (node = fdt_first_subnode(blob, port); 309*7b7ad5c3SSimon Glass node > 0; 310*7b7ad5c3SSimon Glass node = fdt_next_subnode(blob, node)) { 311*7b7ad5c3SSimon Glass ret = rk_display_init(dev, plat->base, VIDEO_BPP16, node); 312*7b7ad5c3SSimon Glass if (ret) 313*7b7ad5c3SSimon Glass debug("Device failed: ret=%d\n", ret); 314*7b7ad5c3SSimon Glass if (!ret) 315*7b7ad5c3SSimon Glass break; 316*7b7ad5c3SSimon Glass } 317*7b7ad5c3SSimon Glass 318*7b7ad5c3SSimon Glass return ret; 319*7b7ad5c3SSimon Glass } 320*7b7ad5c3SSimon Glass 321*7b7ad5c3SSimon Glass static int rk_vop_bind(struct udevice *dev) 322*7b7ad5c3SSimon Glass { 323*7b7ad5c3SSimon Glass struct video_uc_platdata *plat = dev_get_uclass_platdata(dev); 324*7b7ad5c3SSimon Glass 325*7b7ad5c3SSimon Glass plat->size = 1920 * 1080 * 2; 326*7b7ad5c3SSimon Glass 327*7b7ad5c3SSimon Glass return 0; 328*7b7ad5c3SSimon Glass } 329*7b7ad5c3SSimon Glass 330*7b7ad5c3SSimon Glass static const struct video_ops rk_vop_ops = { 331*7b7ad5c3SSimon Glass }; 332*7b7ad5c3SSimon Glass 333*7b7ad5c3SSimon Glass static const struct udevice_id rk_vop_ids[] = { 334*7b7ad5c3SSimon Glass { .compatible = "rockchip,rk3288-vop" }, 335*7b7ad5c3SSimon Glass { } 336*7b7ad5c3SSimon Glass }; 337*7b7ad5c3SSimon Glass 338*7b7ad5c3SSimon Glass U_BOOT_DRIVER(rk_vop) = { 339*7b7ad5c3SSimon Glass .name = "rk_vop", 340*7b7ad5c3SSimon Glass .id = UCLASS_VIDEO, 341*7b7ad5c3SSimon Glass .of_match = rk_vop_ids, 342*7b7ad5c3SSimon Glass .ops = &rk_vop_ops, 343*7b7ad5c3SSimon Glass .bind = rk_vop_bind, 344*7b7ad5c3SSimon Glass .probe = rk_vop_probe, 345*7b7ad5c3SSimon Glass .priv_auto_alloc_size = sizeof(struct rk_vop_priv), 346*7b7ad5c3SSimon Glass }; 347