1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
20c99f6abSGuennadi Liakhovetski /*
30c99f6abSGuennadi Liakhovetski * Copyright (C) 2009
40c99f6abSGuennadi Liakhovetski * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
562a22dcaSHelmut Raiger * Copyright (C) 2011
662a22dcaSHelmut Raiger * HALE electronic GmbH, <helmut.raiger@hale.at>
70c99f6abSGuennadi Liakhovetski */
80c99f6abSGuennadi Liakhovetski #include <common.h>
962a22dcaSHelmut Raiger #include <malloc.h>
1062a22dcaSHelmut Raiger #include <video_fb.h>
1162a22dcaSHelmut Raiger
1286271115SStefano Babic #include <asm/arch/imx-regs.h>
1362a22dcaSHelmut Raiger #include <asm/arch/clock.h>
141221ce45SMasahiro Yamada #include <linux/errno.h>
1562a22dcaSHelmut Raiger #include <asm/io.h>
160c99f6abSGuennadi Liakhovetski
1762a22dcaSHelmut Raiger #include "videomodes.h"
180c99f6abSGuennadi Liakhovetski
1962a22dcaSHelmut Raiger /* this might need panel specific set-up as-well */
207c8cf0d0SStefano Babic #define IF_CONF 0
210c99f6abSGuennadi Liakhovetski
2262a22dcaSHelmut Raiger /* -------------- controller specific stuff -------------- */
230c99f6abSGuennadi Liakhovetski
240c99f6abSGuennadi Liakhovetski /* IPU DMA Controller channel definitions. */
250c99f6abSGuennadi Liakhovetski enum ipu_channel {
260c99f6abSGuennadi Liakhovetski IDMAC_IC_0 = 0, /* IC (encoding task) to memory */
270c99f6abSGuennadi Liakhovetski IDMAC_IC_1 = 1, /* IC (viewfinder task) to memory */
280c99f6abSGuennadi Liakhovetski IDMAC_ADC_0 = 1,
290c99f6abSGuennadi Liakhovetski IDMAC_IC_2 = 2,
300c99f6abSGuennadi Liakhovetski IDMAC_ADC_1 = 2,
310c99f6abSGuennadi Liakhovetski IDMAC_IC_3 = 3,
320c99f6abSGuennadi Liakhovetski IDMAC_IC_4 = 4,
330c99f6abSGuennadi Liakhovetski IDMAC_IC_5 = 5,
340c99f6abSGuennadi Liakhovetski IDMAC_IC_6 = 6,
350c99f6abSGuennadi Liakhovetski IDMAC_IC_7 = 7, /* IC (sensor data) to memory */
360c99f6abSGuennadi Liakhovetski IDMAC_IC_8 = 8,
370c99f6abSGuennadi Liakhovetski IDMAC_IC_9 = 9,
380c99f6abSGuennadi Liakhovetski IDMAC_IC_10 = 10,
390c99f6abSGuennadi Liakhovetski IDMAC_IC_11 = 11,
400c99f6abSGuennadi Liakhovetski IDMAC_IC_12 = 12,
410c99f6abSGuennadi Liakhovetski IDMAC_IC_13 = 13,
420c99f6abSGuennadi Liakhovetski IDMAC_SDC_0 = 14, /* Background synchronous display data */
430c99f6abSGuennadi Liakhovetski IDMAC_SDC_1 = 15, /* Foreground data (overlay) */
440c99f6abSGuennadi Liakhovetski IDMAC_SDC_2 = 16,
450c99f6abSGuennadi Liakhovetski IDMAC_SDC_3 = 17,
460c99f6abSGuennadi Liakhovetski IDMAC_ADC_2 = 18,
470c99f6abSGuennadi Liakhovetski IDMAC_ADC_3 = 19,
480c99f6abSGuennadi Liakhovetski IDMAC_ADC_4 = 20,
490c99f6abSGuennadi Liakhovetski IDMAC_ADC_5 = 21,
500c99f6abSGuennadi Liakhovetski IDMAC_ADC_6 = 22,
510c99f6abSGuennadi Liakhovetski IDMAC_ADC_7 = 23,
520c99f6abSGuennadi Liakhovetski IDMAC_PF_0 = 24,
530c99f6abSGuennadi Liakhovetski IDMAC_PF_1 = 25,
540c99f6abSGuennadi Liakhovetski IDMAC_PF_2 = 26,
550c99f6abSGuennadi Liakhovetski IDMAC_PF_3 = 27,
560c99f6abSGuennadi Liakhovetski IDMAC_PF_4 = 28,
570c99f6abSGuennadi Liakhovetski IDMAC_PF_5 = 29,
580c99f6abSGuennadi Liakhovetski IDMAC_PF_6 = 30,
590c99f6abSGuennadi Liakhovetski IDMAC_PF_7 = 31,
600c99f6abSGuennadi Liakhovetski };
610c99f6abSGuennadi Liakhovetski
620c99f6abSGuennadi Liakhovetski /* More formats can be copied from the Linux driver if needed */
630c99f6abSGuennadi Liakhovetski enum pixel_fmt {
640c99f6abSGuennadi Liakhovetski /* 2 bytes */
650c99f6abSGuennadi Liakhovetski IPU_PIX_FMT_RGB565,
660c99f6abSGuennadi Liakhovetski IPU_PIX_FMT_RGB666,
670c99f6abSGuennadi Liakhovetski IPU_PIX_FMT_BGR666,
680c99f6abSGuennadi Liakhovetski /* 3 bytes */
690c99f6abSGuennadi Liakhovetski IPU_PIX_FMT_RGB24,
700c99f6abSGuennadi Liakhovetski };
710c99f6abSGuennadi Liakhovetski
720c99f6abSGuennadi Liakhovetski struct pixel_fmt_cfg {
730c99f6abSGuennadi Liakhovetski u32 b0;
740c99f6abSGuennadi Liakhovetski u32 b1;
750c99f6abSGuennadi Liakhovetski u32 b2;
760c99f6abSGuennadi Liakhovetski u32 acc;
770c99f6abSGuennadi Liakhovetski };
780c99f6abSGuennadi Liakhovetski
790c99f6abSGuennadi Liakhovetski static struct pixel_fmt_cfg fmt_cfg[] = {
800c99f6abSGuennadi Liakhovetski [IPU_PIX_FMT_RGB24] = {
810c99f6abSGuennadi Liakhovetski 0x1600AAAA, 0x00E05555, 0x00070000, 3,
820c99f6abSGuennadi Liakhovetski },
830c99f6abSGuennadi Liakhovetski [IPU_PIX_FMT_RGB666] = {
840c99f6abSGuennadi Liakhovetski 0x0005000F, 0x000B000F, 0x0011000F, 1,
850c99f6abSGuennadi Liakhovetski },
860c99f6abSGuennadi Liakhovetski [IPU_PIX_FMT_BGR666] = {
870c99f6abSGuennadi Liakhovetski 0x0011000F, 0x000B000F, 0x0005000F, 1,
880c99f6abSGuennadi Liakhovetski },
890c99f6abSGuennadi Liakhovetski [IPU_PIX_FMT_RGB565] = {
900c99f6abSGuennadi Liakhovetski 0x0004003F, 0x000A000F, 0x000F003F, 1,
910c99f6abSGuennadi Liakhovetski }
920c99f6abSGuennadi Liakhovetski };
930c99f6abSGuennadi Liakhovetski
940c99f6abSGuennadi Liakhovetski enum ipu_panel {
950c99f6abSGuennadi Liakhovetski IPU_PANEL_SHARP_TFT,
960c99f6abSGuennadi Liakhovetski IPU_PANEL_TFT,
970c99f6abSGuennadi Liakhovetski };
980c99f6abSGuennadi Liakhovetski
990c99f6abSGuennadi Liakhovetski /* IPU Common registers */
10086271115SStefano Babic /* IPU_CONF and its bits already defined in imx-regs.h */
1010c99f6abSGuennadi Liakhovetski #define IPU_CHA_BUF0_RDY (0x04 + IPU_BASE)
1020c99f6abSGuennadi Liakhovetski #define IPU_CHA_BUF1_RDY (0x08 + IPU_BASE)
1030c99f6abSGuennadi Liakhovetski #define IPU_CHA_DB_MODE_SEL (0x0C + IPU_BASE)
1040c99f6abSGuennadi Liakhovetski #define IPU_CHA_CUR_BUF (0x10 + IPU_BASE)
1050c99f6abSGuennadi Liakhovetski #define IPU_FS_PROC_FLOW (0x14 + IPU_BASE)
1060c99f6abSGuennadi Liakhovetski #define IPU_FS_DISP_FLOW (0x18 + IPU_BASE)
1070c99f6abSGuennadi Liakhovetski #define IPU_TASKS_STAT (0x1C + IPU_BASE)
1080c99f6abSGuennadi Liakhovetski #define IPU_IMA_ADDR (0x20 + IPU_BASE)
1090c99f6abSGuennadi Liakhovetski #define IPU_IMA_DATA (0x24 + IPU_BASE)
1100c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_1 (0x28 + IPU_BASE)
1110c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_2 (0x2C + IPU_BASE)
1120c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_3 (0x30 + IPU_BASE)
1130c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_4 (0x34 + IPU_BASE)
1140c99f6abSGuennadi Liakhovetski #define IPU_INT_CTRL_5 (0x38 + IPU_BASE)
1150c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_1 (0x3C + IPU_BASE)
1160c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_2 (0x40 + IPU_BASE)
1170c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_3 (0x44 + IPU_BASE)
1180c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_4 (0x48 + IPU_BASE)
1190c99f6abSGuennadi Liakhovetski #define IPU_INT_STAT_5 (0x4C + IPU_BASE)
1200c99f6abSGuennadi Liakhovetski #define IPU_BRK_CTRL_1 (0x50 + IPU_BASE)
1210c99f6abSGuennadi Liakhovetski #define IPU_BRK_CTRL_2 (0x54 + IPU_BASE)
1220c99f6abSGuennadi Liakhovetski #define IPU_BRK_STAT (0x58 + IPU_BASE)
1230c99f6abSGuennadi Liakhovetski #define IPU_DIAGB_CTRL (0x5C + IPU_BASE)
1240c99f6abSGuennadi Liakhovetski
1250c99f6abSGuennadi Liakhovetski /* Image Converter Registers */
1260c99f6abSGuennadi Liakhovetski #define IC_CONF (0x88 + IPU_BASE)
1270c99f6abSGuennadi Liakhovetski #define IC_PRP_ENC_RSC (0x8C + IPU_BASE)
1280c99f6abSGuennadi Liakhovetski #define IC_PRP_VF_RSC (0x90 + IPU_BASE)
1290c99f6abSGuennadi Liakhovetski #define IC_PP_RSC (0x94 + IPU_BASE)
1300c99f6abSGuennadi Liakhovetski #define IC_CMBP_1 (0x98 + IPU_BASE)
1310c99f6abSGuennadi Liakhovetski #define IC_CMBP_2 (0x9C + IPU_BASE)
1320c99f6abSGuennadi Liakhovetski #define PF_CONF (0xA0 + IPU_BASE)
1330c99f6abSGuennadi Liakhovetski #define IDMAC_CONF (0xA4 + IPU_BASE)
1340c99f6abSGuennadi Liakhovetski #define IDMAC_CHA_EN (0xA8 + IPU_BASE)
1350c99f6abSGuennadi Liakhovetski #define IDMAC_CHA_PRI (0xAC + IPU_BASE)
1360c99f6abSGuennadi Liakhovetski #define IDMAC_CHA_BUSY (0xB0 + IPU_BASE)
1370c99f6abSGuennadi Liakhovetski
1380c99f6abSGuennadi Liakhovetski /* Image Converter Register bits */
1390c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPENC_EN 0x00000001
1400c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPENC_CSC1 0x00000002
1410c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPENC_ROT_EN 0x00000004
1420c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_EN 0x00000100
1430c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_CSC1 0x00000200
1440c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_CSC2 0x00000400
1450c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_CMB 0x00000800
1460c99f6abSGuennadi Liakhovetski #define IC_CONF_PRPVF_ROT_EN 0x00001000
1470c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_EN 0x00010000
1480c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_CSC1 0x00020000
1490c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_CSC2 0x00040000
1500c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_CMB 0x00080000
1510c99f6abSGuennadi Liakhovetski #define IC_CONF_PP_ROT_EN 0x00100000
1520c99f6abSGuennadi Liakhovetski #define IC_CONF_IC_GLB_LOC_A 0x10000000
1530c99f6abSGuennadi Liakhovetski #define IC_CONF_KEY_COLOR_EN 0x20000000
1540c99f6abSGuennadi Liakhovetski #define IC_CONF_RWS_EN 0x40000000
1550c99f6abSGuennadi Liakhovetski #define IC_CONF_CSI_MEM_WR_EN 0x80000000
1560c99f6abSGuennadi Liakhovetski
1570c99f6abSGuennadi Liakhovetski /* SDC Registers */
1580c99f6abSGuennadi Liakhovetski #define SDC_COM_CONF (0xB4 + IPU_BASE)
1590c99f6abSGuennadi Liakhovetski #define SDC_GW_CTRL (0xB8 + IPU_BASE)
1600c99f6abSGuennadi Liakhovetski #define SDC_FG_POS (0xBC + IPU_BASE)
1610c99f6abSGuennadi Liakhovetski #define SDC_BG_POS (0xC0 + IPU_BASE)
1620c99f6abSGuennadi Liakhovetski #define SDC_CUR_POS (0xC4 + IPU_BASE)
1630c99f6abSGuennadi Liakhovetski #define SDC_PWM_CTRL (0xC8 + IPU_BASE)
1640c99f6abSGuennadi Liakhovetski #define SDC_CUR_MAP (0xCC + IPU_BASE)
1650c99f6abSGuennadi Liakhovetski #define SDC_HOR_CONF (0xD0 + IPU_BASE)
1660c99f6abSGuennadi Liakhovetski #define SDC_VER_CONF (0xD4 + IPU_BASE)
1670c99f6abSGuennadi Liakhovetski #define SDC_SHARP_CONF_1 (0xD8 + IPU_BASE)
1680c99f6abSGuennadi Liakhovetski #define SDC_SHARP_CONF_2 (0xDC + IPU_BASE)
1690c99f6abSGuennadi Liakhovetski
1700c99f6abSGuennadi Liakhovetski /* Register bits */
1710c99f6abSGuennadi Liakhovetski #define SDC_COM_TFT_COLOR 0x00000001UL
1720c99f6abSGuennadi Liakhovetski #define SDC_COM_FG_EN 0x00000010UL
1730c99f6abSGuennadi Liakhovetski #define SDC_COM_GWSEL 0x00000020UL
1740c99f6abSGuennadi Liakhovetski #define SDC_COM_GLB_A 0x00000040UL
1750c99f6abSGuennadi Liakhovetski #define SDC_COM_KEY_COLOR_G 0x00000080UL
1760c99f6abSGuennadi Liakhovetski #define SDC_COM_BG_EN 0x00000200UL
1770c99f6abSGuennadi Liakhovetski #define SDC_COM_SHARP 0x00001000UL
1780c99f6abSGuennadi Liakhovetski
1790c99f6abSGuennadi Liakhovetski #define SDC_V_SYNC_WIDTH_L 0x00000001UL
1800c99f6abSGuennadi Liakhovetski
1810c99f6abSGuennadi Liakhovetski /* Display Interface registers */
1820c99f6abSGuennadi Liakhovetski #define DI_DISP_IF_CONF (0x0124 + IPU_BASE)
1830c99f6abSGuennadi Liakhovetski #define DI_DISP_SIG_POL (0x0128 + IPU_BASE)
1840c99f6abSGuennadi Liakhovetski #define DI_SER_DISP1_CONF (0x012C + IPU_BASE)
1850c99f6abSGuennadi Liakhovetski #define DI_SER_DISP2_CONF (0x0130 + IPU_BASE)
1860c99f6abSGuennadi Liakhovetski #define DI_HSP_CLK_PER (0x0134 + IPU_BASE)
1870c99f6abSGuennadi Liakhovetski #define DI_DISP0_TIME_CONF_1 (0x0138 + IPU_BASE)
1880c99f6abSGuennadi Liakhovetski #define DI_DISP0_TIME_CONF_2 (0x013C + IPU_BASE)
1890c99f6abSGuennadi Liakhovetski #define DI_DISP0_TIME_CONF_3 (0x0140 + IPU_BASE)
1900c99f6abSGuennadi Liakhovetski #define DI_DISP1_TIME_CONF_1 (0x0144 + IPU_BASE)
1910c99f6abSGuennadi Liakhovetski #define DI_DISP1_TIME_CONF_2 (0x0148 + IPU_BASE)
1920c99f6abSGuennadi Liakhovetski #define DI_DISP1_TIME_CONF_3 (0x014C + IPU_BASE)
1930c99f6abSGuennadi Liakhovetski #define DI_DISP2_TIME_CONF_1 (0x0150 + IPU_BASE)
1940c99f6abSGuennadi Liakhovetski #define DI_DISP2_TIME_CONF_2 (0x0154 + IPU_BASE)
1950c99f6abSGuennadi Liakhovetski #define DI_DISP2_TIME_CONF_3 (0x0158 + IPU_BASE)
1960c99f6abSGuennadi Liakhovetski #define DI_DISP3_TIME_CONF (0x015C + IPU_BASE)
1970c99f6abSGuennadi Liakhovetski #define DI_DISP0_DB0_MAP (0x0160 + IPU_BASE)
1980c99f6abSGuennadi Liakhovetski #define DI_DISP0_DB1_MAP (0x0164 + IPU_BASE)
1990c99f6abSGuennadi Liakhovetski #define DI_DISP0_DB2_MAP (0x0168 + IPU_BASE)
2000c99f6abSGuennadi Liakhovetski #define DI_DISP0_CB0_MAP (0x016C + IPU_BASE)
2010c99f6abSGuennadi Liakhovetski #define DI_DISP0_CB1_MAP (0x0170 + IPU_BASE)
2020c99f6abSGuennadi Liakhovetski #define DI_DISP0_CB2_MAP (0x0174 + IPU_BASE)
2030c99f6abSGuennadi Liakhovetski #define DI_DISP1_DB0_MAP (0x0178 + IPU_BASE)
2040c99f6abSGuennadi Liakhovetski #define DI_DISP1_DB1_MAP (0x017C + IPU_BASE)
2050c99f6abSGuennadi Liakhovetski #define DI_DISP1_DB2_MAP (0x0180 + IPU_BASE)
2060c99f6abSGuennadi Liakhovetski #define DI_DISP1_CB0_MAP (0x0184 + IPU_BASE)
2070c99f6abSGuennadi Liakhovetski #define DI_DISP1_CB1_MAP (0x0188 + IPU_BASE)
2080c99f6abSGuennadi Liakhovetski #define DI_DISP1_CB2_MAP (0x018C + IPU_BASE)
2090c99f6abSGuennadi Liakhovetski #define DI_DISP2_DB0_MAP (0x0190 + IPU_BASE)
2100c99f6abSGuennadi Liakhovetski #define DI_DISP2_DB1_MAP (0x0194 + IPU_BASE)
2110c99f6abSGuennadi Liakhovetski #define DI_DISP2_DB2_MAP (0x0198 + IPU_BASE)
2120c99f6abSGuennadi Liakhovetski #define DI_DISP2_CB0_MAP (0x019C + IPU_BASE)
2130c99f6abSGuennadi Liakhovetski #define DI_DISP2_CB1_MAP (0x01A0 + IPU_BASE)
2140c99f6abSGuennadi Liakhovetski #define DI_DISP2_CB2_MAP (0x01A4 + IPU_BASE)
2150c99f6abSGuennadi Liakhovetski #define DI_DISP3_B0_MAP (0x01A8 + IPU_BASE)
2160c99f6abSGuennadi Liakhovetski #define DI_DISP3_B1_MAP (0x01AC + IPU_BASE)
2170c99f6abSGuennadi Liakhovetski #define DI_DISP3_B2_MAP (0x01B0 + IPU_BASE)
2180c99f6abSGuennadi Liakhovetski #define DI_DISP_ACC_CC (0x01B4 + IPU_BASE)
2190c99f6abSGuennadi Liakhovetski #define DI_DISP_LLA_CONF (0x01B8 + IPU_BASE)
2200c99f6abSGuennadi Liakhovetski #define DI_DISP_LLA_DATA (0x01BC + IPU_BASE)
2210c99f6abSGuennadi Liakhovetski
2220c99f6abSGuennadi Liakhovetski /* DI_DISP_SIG_POL bits */
2230c99f6abSGuennadi Liakhovetski #define DI_D3_VSYNC_POL (1 << 28)
2240c99f6abSGuennadi Liakhovetski #define DI_D3_HSYNC_POL (1 << 27)
2250c99f6abSGuennadi Liakhovetski #define DI_D3_DRDY_SHARP_POL (1 << 26)
2260c99f6abSGuennadi Liakhovetski #define DI_D3_CLK_POL (1 << 25)
2270c99f6abSGuennadi Liakhovetski #define DI_D3_DATA_POL (1 << 24)
2280c99f6abSGuennadi Liakhovetski
2290c99f6abSGuennadi Liakhovetski /* DI_DISP_IF_CONF bits */
2300c99f6abSGuennadi Liakhovetski #define DI_D3_CLK_IDLE (1 << 26)
2310c99f6abSGuennadi Liakhovetski #define DI_D3_CLK_SEL (1 << 25)
2320c99f6abSGuennadi Liakhovetski #define DI_D3_DATAMSK (1 << 24)
2330c99f6abSGuennadi Liakhovetski
2340c99f6abSGuennadi Liakhovetski #define IOMUX_PADNUM_MASK 0x1ff
2350c99f6abSGuennadi Liakhovetski #define IOMUX_GPIONUM_SHIFT 9
2360c99f6abSGuennadi Liakhovetski #define IOMUX_GPIONUM_MASK (0xff << IOMUX_GPIONUM_SHIFT)
2370c99f6abSGuennadi Liakhovetski
2380c99f6abSGuennadi Liakhovetski #define IOMUX_PIN(gpionum, padnum) ((padnum) & IOMUX_PADNUM_MASK)
2390c99f6abSGuennadi Liakhovetski
2400c99f6abSGuennadi Liakhovetski #define IOMUX_MODE_L(pin, mode) IOMUX_MODE(((pin) + 0xc) ^ 3, mode)
2410c99f6abSGuennadi Liakhovetski
2420c99f6abSGuennadi Liakhovetski struct chan_param_mem_planar {
2430c99f6abSGuennadi Liakhovetski /* Word 0 */
2440c99f6abSGuennadi Liakhovetski u32 xv:10;
2450c99f6abSGuennadi Liakhovetski u32 yv:10;
2460c99f6abSGuennadi Liakhovetski u32 xb:12;
2470c99f6abSGuennadi Liakhovetski
2480c99f6abSGuennadi Liakhovetski u32 yb:12;
2490c99f6abSGuennadi Liakhovetski u32 res1:2;
2500c99f6abSGuennadi Liakhovetski u32 nsb:1;
2510c99f6abSGuennadi Liakhovetski u32 lnpb:6;
2520c99f6abSGuennadi Liakhovetski u32 ubo_l:11;
2530c99f6abSGuennadi Liakhovetski
2540c99f6abSGuennadi Liakhovetski u32 ubo_h:15;
2550c99f6abSGuennadi Liakhovetski u32 vbo_l:17;
2560c99f6abSGuennadi Liakhovetski
2570c99f6abSGuennadi Liakhovetski u32 vbo_h:9;
2580c99f6abSGuennadi Liakhovetski u32 res2:3;
2590c99f6abSGuennadi Liakhovetski u32 fw:12;
2600c99f6abSGuennadi Liakhovetski u32 fh_l:8;
2610c99f6abSGuennadi Liakhovetski
2620c99f6abSGuennadi Liakhovetski u32 fh_h:4;
2630c99f6abSGuennadi Liakhovetski u32 res3:28;
2640c99f6abSGuennadi Liakhovetski
2650c99f6abSGuennadi Liakhovetski /* Word 1 */
2660c99f6abSGuennadi Liakhovetski u32 eba0;
2670c99f6abSGuennadi Liakhovetski
2680c99f6abSGuennadi Liakhovetski u32 eba1;
2690c99f6abSGuennadi Liakhovetski
2700c99f6abSGuennadi Liakhovetski u32 bpp:3;
2710c99f6abSGuennadi Liakhovetski u32 sl:14;
2720c99f6abSGuennadi Liakhovetski u32 pfs:3;
2730c99f6abSGuennadi Liakhovetski u32 bam:3;
2740c99f6abSGuennadi Liakhovetski u32 res4:2;
2750c99f6abSGuennadi Liakhovetski u32 npb:6;
2760c99f6abSGuennadi Liakhovetski u32 res5:1;
2770c99f6abSGuennadi Liakhovetski
2780c99f6abSGuennadi Liakhovetski u32 sat:2;
2790c99f6abSGuennadi Liakhovetski u32 res6:30;
2800c99f6abSGuennadi Liakhovetski } __attribute__ ((packed));
2810c99f6abSGuennadi Liakhovetski
2820c99f6abSGuennadi Liakhovetski struct chan_param_mem_interleaved {
2830c99f6abSGuennadi Liakhovetski /* Word 0 */
2840c99f6abSGuennadi Liakhovetski u32 xv:10;
2850c99f6abSGuennadi Liakhovetski u32 yv:10;
2860c99f6abSGuennadi Liakhovetski u32 xb:12;
2870c99f6abSGuennadi Liakhovetski
2880c99f6abSGuennadi Liakhovetski u32 yb:12;
2890c99f6abSGuennadi Liakhovetski u32 sce:1;
2900c99f6abSGuennadi Liakhovetski u32 res1:1;
2910c99f6abSGuennadi Liakhovetski u32 nsb:1;
2920c99f6abSGuennadi Liakhovetski u32 lnpb:6;
2930c99f6abSGuennadi Liakhovetski u32 sx:10;
2940c99f6abSGuennadi Liakhovetski u32 sy_l:1;
2950c99f6abSGuennadi Liakhovetski
2960c99f6abSGuennadi Liakhovetski u32 sy_h:9;
2970c99f6abSGuennadi Liakhovetski u32 ns:10;
2980c99f6abSGuennadi Liakhovetski u32 sm:10;
2990c99f6abSGuennadi Liakhovetski u32 sdx_l:3;
3000c99f6abSGuennadi Liakhovetski
3010c99f6abSGuennadi Liakhovetski u32 sdx_h:2;
3020c99f6abSGuennadi Liakhovetski u32 sdy:5;
3030c99f6abSGuennadi Liakhovetski u32 sdrx:1;
3040c99f6abSGuennadi Liakhovetski u32 sdry:1;
3050c99f6abSGuennadi Liakhovetski u32 sdr1:1;
3060c99f6abSGuennadi Liakhovetski u32 res2:2;
3070c99f6abSGuennadi Liakhovetski u32 fw:12;
3080c99f6abSGuennadi Liakhovetski u32 fh_l:8;
3090c99f6abSGuennadi Liakhovetski
3100c99f6abSGuennadi Liakhovetski u32 fh_h:4;
3110c99f6abSGuennadi Liakhovetski u32 res3:28;
3120c99f6abSGuennadi Liakhovetski
3130c99f6abSGuennadi Liakhovetski /* Word 1 */
3140c99f6abSGuennadi Liakhovetski u32 eba0;
3150c99f6abSGuennadi Liakhovetski
3160c99f6abSGuennadi Liakhovetski u32 eba1;
3170c99f6abSGuennadi Liakhovetski
3180c99f6abSGuennadi Liakhovetski u32 bpp:3;
3190c99f6abSGuennadi Liakhovetski u32 sl:14;
3200c99f6abSGuennadi Liakhovetski u32 pfs:3;
3210c99f6abSGuennadi Liakhovetski u32 bam:3;
3220c99f6abSGuennadi Liakhovetski u32 res4:2;
3230c99f6abSGuennadi Liakhovetski u32 npb:6;
3240c99f6abSGuennadi Liakhovetski u32 res5:1;
3250c99f6abSGuennadi Liakhovetski
3260c99f6abSGuennadi Liakhovetski u32 sat:2;
3270c99f6abSGuennadi Liakhovetski u32 scc:1;
3280c99f6abSGuennadi Liakhovetski u32 ofs0:5;
3290c99f6abSGuennadi Liakhovetski u32 ofs1:5;
3300c99f6abSGuennadi Liakhovetski u32 ofs2:5;
3310c99f6abSGuennadi Liakhovetski u32 ofs3:5;
3320c99f6abSGuennadi Liakhovetski u32 wid0:3;
3330c99f6abSGuennadi Liakhovetski u32 wid1:3;
3340c99f6abSGuennadi Liakhovetski u32 wid2:3;
3350c99f6abSGuennadi Liakhovetski
3360c99f6abSGuennadi Liakhovetski u32 wid3:3;
3370c99f6abSGuennadi Liakhovetski u32 dec_sel:1;
3380c99f6abSGuennadi Liakhovetski u32 res6:28;
3390c99f6abSGuennadi Liakhovetski } __attribute__ ((packed));
3400c99f6abSGuennadi Liakhovetski
3410c99f6abSGuennadi Liakhovetski union chan_param_mem {
3420c99f6abSGuennadi Liakhovetski struct chan_param_mem_planar pp;
3430c99f6abSGuennadi Liakhovetski struct chan_param_mem_interleaved ip;
3440c99f6abSGuennadi Liakhovetski };
3450c99f6abSGuennadi Liakhovetski
34662a22dcaSHelmut Raiger /* graphics setup */
34762a22dcaSHelmut Raiger static GraphicDevice panel;
34862a22dcaSHelmut Raiger static struct ctfb_res_modes *mode;
34962a22dcaSHelmut Raiger static struct ctfb_res_modes var_mode;
3500c99f6abSGuennadi Liakhovetski
3510c99f6abSGuennadi Liakhovetski /*
3520c99f6abSGuennadi Liakhovetski * sdc_init_panel() - initialize a synchronous LCD panel.
3530c99f6abSGuennadi Liakhovetski * @width: width of panel in pixels.
3540c99f6abSGuennadi Liakhovetski * @height: height of panel in pixels.
35562a22dcaSHelmut Raiger * @di_setup: pixel format of the frame buffer
35662a22dcaSHelmut Raiger * @di_panel: either SHARP or normal TFT
3570c99f6abSGuennadi Liakhovetski * @return: 0 on success or negative error code on failure.
3580c99f6abSGuennadi Liakhovetski */
sdc_init_panel(u16 width,u16 height,enum pixel_fmt di_setup,enum ipu_panel di_panel)35962a22dcaSHelmut Raiger static int sdc_init_panel(u16 width, u16 height,
36062a22dcaSHelmut Raiger enum pixel_fmt di_setup, enum ipu_panel di_panel)
3610c99f6abSGuennadi Liakhovetski {
36262a22dcaSHelmut Raiger u32 reg, div;
3630c99f6abSGuennadi Liakhovetski uint32_t old_conf;
36462a22dcaSHelmut Raiger int clock;
36562a22dcaSHelmut Raiger
36662a22dcaSHelmut Raiger debug("%s(width=%d, height=%d)\n", __func__, width, height);
36762a22dcaSHelmut Raiger
36862a22dcaSHelmut Raiger /* Init clocking, the IPU receives its clock from the hsp divder */
36962a22dcaSHelmut Raiger clock = mxc_get_clock(MXC_IPU_CLK);
37062a22dcaSHelmut Raiger if (clock < 0)
37162a22dcaSHelmut Raiger return -EACCES;
3720c99f6abSGuennadi Liakhovetski
3730c99f6abSGuennadi Liakhovetski /* Init panel size and blanking periods */
37462a22dcaSHelmut Raiger reg = width + mode->left_margin + mode->right_margin - 1;
37562a22dcaSHelmut Raiger if (reg > 1023) {
37662a22dcaSHelmut Raiger printf("mx3fb: Display width too large, coerced to 1023!");
37762a22dcaSHelmut Raiger reg = 1023;
37862a22dcaSHelmut Raiger }
37962a22dcaSHelmut Raiger reg = ((mode->hsync_len - 1) << 26) | (reg << 16);
38062a22dcaSHelmut Raiger writel(reg, SDC_HOR_CONF);
3810c99f6abSGuennadi Liakhovetski
38262a22dcaSHelmut Raiger reg = height + mode->upper_margin + mode->lower_margin - 1;
38362a22dcaSHelmut Raiger if (reg > 1023) {
38462a22dcaSHelmut Raiger printf("mx3fb: Display height too large, coerced to 1023!");
38562a22dcaSHelmut Raiger reg = 1023;
38662a22dcaSHelmut Raiger }
38762a22dcaSHelmut Raiger reg = ((mode->vsync_len - 1) << 26) | SDC_V_SYNC_WIDTH_L | (reg << 16);
38862a22dcaSHelmut Raiger writel(reg, SDC_VER_CONF);
3890c99f6abSGuennadi Liakhovetski
39062a22dcaSHelmut Raiger switch (di_panel) {
3910c99f6abSGuennadi Liakhovetski case IPU_PANEL_SHARP_TFT:
39262a22dcaSHelmut Raiger writel(0x00FD0102L, SDC_SHARP_CONF_1);
39362a22dcaSHelmut Raiger writel(0x00F500F4L, SDC_SHARP_CONF_2);
39462a22dcaSHelmut Raiger writel(SDC_COM_SHARP | SDC_COM_TFT_COLOR, SDC_COM_CONF);
39562a22dcaSHelmut Raiger /* TODO: probably IF_CONF must be adapted (see below)! */
3960c99f6abSGuennadi Liakhovetski break;
3970c99f6abSGuennadi Liakhovetski case IPU_PANEL_TFT:
39862a22dcaSHelmut Raiger writel(SDC_COM_TFT_COLOR, SDC_COM_CONF);
3990c99f6abSGuennadi Liakhovetski break;
4000c99f6abSGuennadi Liakhovetski default:
4010c99f6abSGuennadi Liakhovetski return -EINVAL;
4020c99f6abSGuennadi Liakhovetski }
4030c99f6abSGuennadi Liakhovetski
4040c99f6abSGuennadi Liakhovetski /*
40562a22dcaSHelmut Raiger * Calculate divider: The fractional part is 4 bits so simply
40662a22dcaSHelmut Raiger * multiple by 2^4 to get it.
40762a22dcaSHelmut Raiger *
40862a22dcaSHelmut Raiger * Opposed to the kernel driver mode->pixclock is the time of one
40962a22dcaSHelmut Raiger * pixel in pico seconds, so:
41062a22dcaSHelmut Raiger * pixel_clk = 1e12 / mode->pixclock
41162a22dcaSHelmut Raiger * div = ipu_clk * 16 / pixel_clk
41262a22dcaSHelmut Raiger * leads to:
41362a22dcaSHelmut Raiger * div = ipu_clk * 16 / (1e12 / mode->pixclock)
41462a22dcaSHelmut Raiger * or:
41562a22dcaSHelmut Raiger * div = ipu_clk * 16 * mode->pixclock / 1e12
41662a22dcaSHelmut Raiger *
41762a22dcaSHelmut Raiger * To avoid integer overflows this is split into 2 shifts and
41862a22dcaSHelmut Raiger * one divide with sufficient accuracy:
41962a22dcaSHelmut Raiger * 16*1024*128*476837 = 0.9999996682e12
4200c99f6abSGuennadi Liakhovetski */
42162a22dcaSHelmut Raiger div = ((clock/1024) * (mode->pixclock/128)) / 476837;
42262a22dcaSHelmut Raiger debug("hsp_clk is %d, div=%d\n", clock, div);
42362a22dcaSHelmut Raiger /* coerce to not less than 4.0, not more than 255.9375 */
42462a22dcaSHelmut Raiger if (div < 0x40)
42562a22dcaSHelmut Raiger div = 0x40;
42662a22dcaSHelmut Raiger else if (div > 0xFFF)
42762a22dcaSHelmut Raiger div = 0xFFF;
42862a22dcaSHelmut Raiger /* DISP3_IF_CLK_DOWN_WR is half the divider value and 2 less
42962a22dcaSHelmut Raiger * fraction bits. Subtract 1 extra from DISP3_IF_CLK_DOWN_WR
43062a22dcaSHelmut Raiger * based on timing debug DISP3_IF_CLK_UP_WR is 0
43162a22dcaSHelmut Raiger */
43262a22dcaSHelmut Raiger writel((((div / 8) - 1) << 22) | div, DI_DISP3_TIME_CONF);
4330c99f6abSGuennadi Liakhovetski
43462a22dcaSHelmut Raiger /* DI settings for display 3: clock idle (bit 26) during vsync */
43562a22dcaSHelmut Raiger old_conf = readl(DI_DISP_IF_CONF) & 0x78FFFFFF;
43662a22dcaSHelmut Raiger writel(old_conf | IF_CONF, DI_DISP_IF_CONF);
4370c99f6abSGuennadi Liakhovetski
43862a22dcaSHelmut Raiger /* only set display 3 polarity bits */
43962a22dcaSHelmut Raiger old_conf = readl(DI_DISP_SIG_POL) & 0xE0FFFFFF;
44062a22dcaSHelmut Raiger writel(old_conf | mode->sync, DI_DISP_SIG_POL);
4410c99f6abSGuennadi Liakhovetski
44262a22dcaSHelmut Raiger writel(fmt_cfg[di_setup].b0, DI_DISP3_B0_MAP);
44362a22dcaSHelmut Raiger writel(fmt_cfg[di_setup].b1, DI_DISP3_B1_MAP);
44462a22dcaSHelmut Raiger writel(fmt_cfg[di_setup].b2, DI_DISP3_B2_MAP);
44562a22dcaSHelmut Raiger writel(readl(DI_DISP_ACC_CC) |
44662a22dcaSHelmut Raiger ((fmt_cfg[di_setup].acc - 1) << 12), DI_DISP_ACC_CC);
4470c99f6abSGuennadi Liakhovetski
44862a22dcaSHelmut Raiger debug("DI_DISP_IF_CONF = 0x%08X\n", readl(DI_DISP_IF_CONF));
44962a22dcaSHelmut Raiger debug("DI_DISP_SIG_POL = 0x%08X\n", readl(DI_DISP_SIG_POL));
45062a22dcaSHelmut Raiger debug("DI_DISP3_TIME_CONF = 0x%08X\n", readl(DI_DISP3_TIME_CONF));
45162a22dcaSHelmut Raiger debug("SDC_HOR_CONF = 0x%08X\n", readl(SDC_HOR_CONF));
45262a22dcaSHelmut Raiger debug("SDC_VER_CONF = 0x%08X\n", readl(SDC_VER_CONF));
4530c99f6abSGuennadi Liakhovetski
4540c99f6abSGuennadi Liakhovetski return 0;
4550c99f6abSGuennadi Liakhovetski }
4560c99f6abSGuennadi Liakhovetski
ipu_ch_param_set_size(union chan_param_mem * params,uint pixelfmt,uint16_t width,uint16_t height,uint16_t stride)4570c99f6abSGuennadi Liakhovetski static void ipu_ch_param_set_size(union chan_param_mem *params,
45862a22dcaSHelmut Raiger uint pixelfmt, uint16_t width,
4590c99f6abSGuennadi Liakhovetski uint16_t height, uint16_t stride)
4600c99f6abSGuennadi Liakhovetski {
46162a22dcaSHelmut Raiger debug("%s(pixelfmt=%d, width=%d, height=%d, stride=%d)\n",
46262a22dcaSHelmut Raiger __func__, pixelfmt, width, height, stride);
46362a22dcaSHelmut Raiger
4640c99f6abSGuennadi Liakhovetski params->pp.fw = width - 1;
4650c99f6abSGuennadi Liakhovetski params->pp.fh_l = height - 1;
4660c99f6abSGuennadi Liakhovetski params->pp.fh_h = (height - 1) >> 8;
4670c99f6abSGuennadi Liakhovetski params->pp.sl = stride - 1;
4680c99f6abSGuennadi Liakhovetski
4690c99f6abSGuennadi Liakhovetski /* See above, for further formats see the Linux driver */
47062a22dcaSHelmut Raiger switch (pixelfmt) {
47162a22dcaSHelmut Raiger case GDF_16BIT_565RGB:
4720c99f6abSGuennadi Liakhovetski params->ip.bpp = 2;
4730c99f6abSGuennadi Liakhovetski params->ip.pfs = 4;
4740c99f6abSGuennadi Liakhovetski params->ip.npb = 7;
4750c99f6abSGuennadi Liakhovetski params->ip.sat = 2; /* SAT = 32-bit access */
4760c99f6abSGuennadi Liakhovetski params->ip.ofs0 = 0; /* Red bit offset */
4770c99f6abSGuennadi Liakhovetski params->ip.ofs1 = 5; /* Green bit offset */
4780c99f6abSGuennadi Liakhovetski params->ip.ofs2 = 11; /* Blue bit offset */
4790c99f6abSGuennadi Liakhovetski params->ip.ofs3 = 16; /* Alpha bit offset */
4800c99f6abSGuennadi Liakhovetski params->ip.wid0 = 4; /* Red bit width - 1 */
4810c99f6abSGuennadi Liakhovetski params->ip.wid1 = 5; /* Green bit width - 1 */
4820c99f6abSGuennadi Liakhovetski params->ip.wid2 = 4; /* Blue bit width - 1 */
4830c99f6abSGuennadi Liakhovetski break;
48462a22dcaSHelmut Raiger case GDF_32BIT_X888RGB:
4850c99f6abSGuennadi Liakhovetski params->ip.bpp = 1; /* 24 BPP & RGB PFS */
4860c99f6abSGuennadi Liakhovetski params->ip.pfs = 4;
4870c99f6abSGuennadi Liakhovetski params->ip.npb = 7;
4880c99f6abSGuennadi Liakhovetski params->ip.sat = 2; /* SAT = 32-bit access */
4890c99f6abSGuennadi Liakhovetski params->ip.ofs0 = 16; /* Red bit offset */
4900c99f6abSGuennadi Liakhovetski params->ip.ofs1 = 8; /* Green bit offset */
4910c99f6abSGuennadi Liakhovetski params->ip.ofs2 = 0; /* Blue bit offset */
4920c99f6abSGuennadi Liakhovetski params->ip.ofs3 = 24; /* Alpha bit offset */
4930c99f6abSGuennadi Liakhovetski params->ip.wid0 = 7; /* Red bit width - 1 */
4940c99f6abSGuennadi Liakhovetski params->ip.wid1 = 7; /* Green bit width - 1 */
4950c99f6abSGuennadi Liakhovetski params->ip.wid2 = 7; /* Blue bit width - 1 */
4960c99f6abSGuennadi Liakhovetski break;
4970c99f6abSGuennadi Liakhovetski default:
49862a22dcaSHelmut Raiger printf("mx3fb: Pixel format not supported!\n");
4990c99f6abSGuennadi Liakhovetski break;
5000c99f6abSGuennadi Liakhovetski }
5010c99f6abSGuennadi Liakhovetski
5020c99f6abSGuennadi Liakhovetski params->pp.nsb = 1;
5030c99f6abSGuennadi Liakhovetski }
5040c99f6abSGuennadi Liakhovetski
ipu_ch_param_set_buffer(union chan_param_mem * params,void * buf0,void * buf1)5050c99f6abSGuennadi Liakhovetski static void ipu_ch_param_set_buffer(union chan_param_mem *params,
5060c99f6abSGuennadi Liakhovetski void *buf0, void *buf1)
5070c99f6abSGuennadi Liakhovetski {
5080c99f6abSGuennadi Liakhovetski params->pp.eba0 = (u32)buf0;
5090c99f6abSGuennadi Liakhovetski params->pp.eba1 = (u32)buf1;
5100c99f6abSGuennadi Liakhovetski }
5110c99f6abSGuennadi Liakhovetski
ipu_write_param_mem(uint32_t addr,uint32_t * data,uint32_t num_words)5120c99f6abSGuennadi Liakhovetski static void ipu_write_param_mem(uint32_t addr, uint32_t *data,
5130c99f6abSGuennadi Liakhovetski uint32_t num_words)
5140c99f6abSGuennadi Liakhovetski {
5150c99f6abSGuennadi Liakhovetski for (; num_words > 0; num_words--) {
51662a22dcaSHelmut Raiger writel(addr, IPU_IMA_ADDR);
51762a22dcaSHelmut Raiger writel(*data++, IPU_IMA_DATA);
5180c99f6abSGuennadi Liakhovetski addr++;
5190c99f6abSGuennadi Liakhovetski if ((addr & 0x7) == 5) {
5200c99f6abSGuennadi Liakhovetski addr &= ~0x7; /* set to word 0 */
5210c99f6abSGuennadi Liakhovetski addr += 8; /* increment to next row */
5220c99f6abSGuennadi Liakhovetski }
5230c99f6abSGuennadi Liakhovetski }
5240c99f6abSGuennadi Liakhovetski }
5250c99f6abSGuennadi Liakhovetski
dma_param_addr(enum ipu_channel channel)5260c99f6abSGuennadi Liakhovetski static uint32_t dma_param_addr(enum ipu_channel channel)
5270c99f6abSGuennadi Liakhovetski {
5280c99f6abSGuennadi Liakhovetski /* Channel Parameter Memory */
5290c99f6abSGuennadi Liakhovetski return 0x10000 | (channel << 4);
5300c99f6abSGuennadi Liakhovetski }
5310c99f6abSGuennadi Liakhovetski
ipu_init_channel_buffer(enum ipu_channel channel,void * fbmem)5320c99f6abSGuennadi Liakhovetski static void ipu_init_channel_buffer(enum ipu_channel channel, void *fbmem)
5330c99f6abSGuennadi Liakhovetski {
5340c99f6abSGuennadi Liakhovetski union chan_param_mem params = {};
5350c99f6abSGuennadi Liakhovetski uint32_t reg;
5360c99f6abSGuennadi Liakhovetski uint32_t stride_bytes;
5370c99f6abSGuennadi Liakhovetski
53862a22dcaSHelmut Raiger stride_bytes = (panel.plnSizeX * panel.gdfBytesPP + 3) & ~3;
53962a22dcaSHelmut Raiger
54062a22dcaSHelmut Raiger debug("%s(channel=%d, fbmem=%p)\n", __func__, channel, fbmem);
5410c99f6abSGuennadi Liakhovetski
5420c99f6abSGuennadi Liakhovetski /* Build parameter memory data for DMA channel */
54362a22dcaSHelmut Raiger ipu_ch_param_set_size(¶ms, panel.gdfIndex,
54462a22dcaSHelmut Raiger panel.plnSizeX, panel.plnSizeY, stride_bytes);
5450c99f6abSGuennadi Liakhovetski ipu_ch_param_set_buffer(¶ms, fbmem, NULL);
5460c99f6abSGuennadi Liakhovetski params.pp.bam = 0;
5470c99f6abSGuennadi Liakhovetski /* Some channels (rotation) have restriction on burst length */
5480c99f6abSGuennadi Liakhovetski
5490c99f6abSGuennadi Liakhovetski switch (channel) {
5500c99f6abSGuennadi Liakhovetski case IDMAC_SDC_0:
5510c99f6abSGuennadi Liakhovetski /* In original code only IPU_PIX_FMT_RGB565 was setting burst */
5520c99f6abSGuennadi Liakhovetski params.pp.npb = 16 - 1;
5530c99f6abSGuennadi Liakhovetski break;
5540c99f6abSGuennadi Liakhovetski default:
5550c99f6abSGuennadi Liakhovetski break;
5560c99f6abSGuennadi Liakhovetski }
5570c99f6abSGuennadi Liakhovetski
5580c99f6abSGuennadi Liakhovetski ipu_write_param_mem(dma_param_addr(channel), (uint32_t *)¶ms, 10);
5590c99f6abSGuennadi Liakhovetski
5600c99f6abSGuennadi Liakhovetski /* Disable double-buffering */
56162a22dcaSHelmut Raiger reg = readl(IPU_CHA_DB_MODE_SEL);
5620c99f6abSGuennadi Liakhovetski reg &= ~(1UL << channel);
56362a22dcaSHelmut Raiger writel(reg, IPU_CHA_DB_MODE_SEL);
5640c99f6abSGuennadi Liakhovetski }
5650c99f6abSGuennadi Liakhovetski
ipu_channel_set_priority(enum ipu_channel channel,int prio)5660c99f6abSGuennadi Liakhovetski static void ipu_channel_set_priority(enum ipu_channel channel,
5670c99f6abSGuennadi Liakhovetski int prio)
5680c99f6abSGuennadi Liakhovetski {
56962a22dcaSHelmut Raiger u32 reg = readl(IDMAC_CHA_PRI);
5700c99f6abSGuennadi Liakhovetski
5710c99f6abSGuennadi Liakhovetski if (prio)
5720c99f6abSGuennadi Liakhovetski reg |= 1UL << channel;
5730c99f6abSGuennadi Liakhovetski else
5740c99f6abSGuennadi Liakhovetski reg &= ~(1UL << channel);
5750c99f6abSGuennadi Liakhovetski
57662a22dcaSHelmut Raiger writel(reg, IDMAC_CHA_PRI);
5770c99f6abSGuennadi Liakhovetski }
5780c99f6abSGuennadi Liakhovetski
5790c99f6abSGuennadi Liakhovetski /*
5800c99f6abSGuennadi Liakhovetski * ipu_enable_channel() - enable an IPU channel.
5810c99f6abSGuennadi Liakhovetski * @channel: channel ID.
5820c99f6abSGuennadi Liakhovetski * @return: 0 on success or negative error code on failure.
5830c99f6abSGuennadi Liakhovetski */
ipu_enable_channel(enum ipu_channel channel)5840c99f6abSGuennadi Liakhovetski static int ipu_enable_channel(enum ipu_channel channel)
5850c99f6abSGuennadi Liakhovetski {
5860c99f6abSGuennadi Liakhovetski uint32_t reg;
5870c99f6abSGuennadi Liakhovetski
5880c99f6abSGuennadi Liakhovetski /* Reset to buffer 0 */
58962a22dcaSHelmut Raiger writel(1UL << channel, IPU_CHA_CUR_BUF);
5900c99f6abSGuennadi Liakhovetski
5910c99f6abSGuennadi Liakhovetski switch (channel) {
5920c99f6abSGuennadi Liakhovetski case IDMAC_SDC_0:
5930c99f6abSGuennadi Liakhovetski ipu_channel_set_priority(channel, 1);
5940c99f6abSGuennadi Liakhovetski break;
5950c99f6abSGuennadi Liakhovetski default:
5960c99f6abSGuennadi Liakhovetski break;
5970c99f6abSGuennadi Liakhovetski }
5980c99f6abSGuennadi Liakhovetski
59962a22dcaSHelmut Raiger reg = readl(IDMAC_CHA_EN);
60062a22dcaSHelmut Raiger writel(reg | (1UL << channel), IDMAC_CHA_EN);
6010c99f6abSGuennadi Liakhovetski
6020c99f6abSGuennadi Liakhovetski return 0;
6030c99f6abSGuennadi Liakhovetski }
6040c99f6abSGuennadi Liakhovetski
ipu_update_channel_buffer(enum ipu_channel channel,void * buf)6050c99f6abSGuennadi Liakhovetski static int ipu_update_channel_buffer(enum ipu_channel channel, void *buf)
6060c99f6abSGuennadi Liakhovetski {
6070c99f6abSGuennadi Liakhovetski uint32_t reg;
6080c99f6abSGuennadi Liakhovetski
60962a22dcaSHelmut Raiger reg = readl(IPU_CHA_BUF0_RDY);
6100c99f6abSGuennadi Liakhovetski if (reg & (1UL << channel))
6110c99f6abSGuennadi Liakhovetski return -EACCES;
6120c99f6abSGuennadi Liakhovetski
6130c99f6abSGuennadi Liakhovetski /* 44.3.3.1.9 - Row Number 1 (WORD1, offset 0) */
61462a22dcaSHelmut Raiger writel(dma_param_addr(channel) + 0x0008UL, IPU_IMA_ADDR);
61562a22dcaSHelmut Raiger writel((u32)buf, IPU_IMA_DATA);
6160c99f6abSGuennadi Liakhovetski
6170c99f6abSGuennadi Liakhovetski return 0;
6180c99f6abSGuennadi Liakhovetski }
6190c99f6abSGuennadi Liakhovetski
idmac_tx_submit(enum ipu_channel channel,void * buf)6200c99f6abSGuennadi Liakhovetski static int idmac_tx_submit(enum ipu_channel channel, void *buf)
6210c99f6abSGuennadi Liakhovetski {
6220c99f6abSGuennadi Liakhovetski int ret;
6230c99f6abSGuennadi Liakhovetski
6240c99f6abSGuennadi Liakhovetski ipu_init_channel_buffer(channel, buf);
6250c99f6abSGuennadi Liakhovetski
6260c99f6abSGuennadi Liakhovetski
6270c99f6abSGuennadi Liakhovetski /* ipu_idmac.c::ipu_submit_channel_buffers() */
6280c99f6abSGuennadi Liakhovetski ret = ipu_update_channel_buffer(channel, buf);
6290c99f6abSGuennadi Liakhovetski if (ret < 0)
6300c99f6abSGuennadi Liakhovetski return ret;
6310c99f6abSGuennadi Liakhovetski
6320c99f6abSGuennadi Liakhovetski /* ipu_idmac.c::ipu_select_buffer() */
6330c99f6abSGuennadi Liakhovetski /* Mark buffer 0 as ready. */
63462a22dcaSHelmut Raiger writel(1UL << channel, IPU_CHA_BUF0_RDY);
6350c99f6abSGuennadi Liakhovetski
6360c99f6abSGuennadi Liakhovetski
6370c99f6abSGuennadi Liakhovetski ret = ipu_enable_channel(channel);
6380c99f6abSGuennadi Liakhovetski return ret;
6390c99f6abSGuennadi Liakhovetski }
6400c99f6abSGuennadi Liakhovetski
sdc_enable_channel(void * fbmem)6410c99f6abSGuennadi Liakhovetski static void sdc_enable_channel(void *fbmem)
6420c99f6abSGuennadi Liakhovetski {
6430c99f6abSGuennadi Liakhovetski int ret;
6440c99f6abSGuennadi Liakhovetski u32 reg;
6450c99f6abSGuennadi Liakhovetski
6460c99f6abSGuennadi Liakhovetski ret = idmac_tx_submit(IDMAC_SDC_0, fbmem);
6470c99f6abSGuennadi Liakhovetski
6480c99f6abSGuennadi Liakhovetski /* mx3fb.c::sdc_fb_init() */
6490c99f6abSGuennadi Liakhovetski if (ret >= 0) {
65062a22dcaSHelmut Raiger reg = readl(SDC_COM_CONF);
65162a22dcaSHelmut Raiger writel(reg | SDC_COM_BG_EN, SDC_COM_CONF);
6520c99f6abSGuennadi Liakhovetski }
6530c99f6abSGuennadi Liakhovetski
6540c99f6abSGuennadi Liakhovetski /*
6550c99f6abSGuennadi Liakhovetski * Attention! Without this msleep the channel keeps generating
6560c99f6abSGuennadi Liakhovetski * interrupts. Next sdc_set_brightness() is going to be called
6570c99f6abSGuennadi Liakhovetski * from mx3fb_blank().
6580c99f6abSGuennadi Liakhovetski */
65962a22dcaSHelmut Raiger udelay(2000);
6600c99f6abSGuennadi Liakhovetski }
6610c99f6abSGuennadi Liakhovetski
6620c99f6abSGuennadi Liakhovetski /*
6630c99f6abSGuennadi Liakhovetski * mx3fb_set_par() - set framebuffer parameters and change the operating mode.
6640c99f6abSGuennadi Liakhovetski * @return: 0 on success or negative error code on failure.
66562a22dcaSHelmut Raiger * TODO: currently only 666 and TFT as DI setup supported
6660c99f6abSGuennadi Liakhovetski */
mx3fb_set_par(void)6670c99f6abSGuennadi Liakhovetski static int mx3fb_set_par(void)
6680c99f6abSGuennadi Liakhovetski {
6690c99f6abSGuennadi Liakhovetski int ret;
6700c99f6abSGuennadi Liakhovetski
67162a22dcaSHelmut Raiger ret = sdc_init_panel(panel.plnSizeX, panel.plnSizeY,
67262a22dcaSHelmut Raiger IPU_PIX_FMT_RGB666, IPU_PANEL_TFT);
6730c99f6abSGuennadi Liakhovetski if (ret < 0)
6740c99f6abSGuennadi Liakhovetski return ret;
6750c99f6abSGuennadi Liakhovetski
67662a22dcaSHelmut Raiger writel((mode->left_margin << 16) | mode->upper_margin, SDC_BG_POS);
6770c99f6abSGuennadi Liakhovetski
6780c99f6abSGuennadi Liakhovetski return 0;
6790c99f6abSGuennadi Liakhovetski }
6800c99f6abSGuennadi Liakhovetski
ll_disp3_enable(void * base)68162a22dcaSHelmut Raiger static void ll_disp3_enable(void *base)
6820c99f6abSGuennadi Liakhovetski {
6830c99f6abSGuennadi Liakhovetski u32 reg;
6840c99f6abSGuennadi Liakhovetski
68562a22dcaSHelmut Raiger debug("%s(base=0x%x)\n", __func__, (u32) base);
6860c99f6abSGuennadi Liakhovetski /* pcm037.c::mxc_board_init() */
6870c99f6abSGuennadi Liakhovetski
6880c99f6abSGuennadi Liakhovetski /* Display Interface #3 */
6890c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD0, MUX_CTL_FUNC));
6900c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD1, MUX_CTL_FUNC));
6910c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD2, MUX_CTL_FUNC));
6920c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD3, MUX_CTL_FUNC));
6930c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD4, MUX_CTL_FUNC));
6940c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD5, MUX_CTL_FUNC));
6950c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD6, MUX_CTL_FUNC));
6960c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD7, MUX_CTL_FUNC));
6970c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD8, MUX_CTL_FUNC));
6980c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD9, MUX_CTL_FUNC));
6990c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD10, MUX_CTL_FUNC));
7000c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD11, MUX_CTL_FUNC));
7010c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD12, MUX_CTL_FUNC));
7020c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD13, MUX_CTL_FUNC));
7030c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD14, MUX_CTL_FUNC));
7040c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD15, MUX_CTL_FUNC));
7050c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD16, MUX_CTL_FUNC));
7060c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD17, MUX_CTL_FUNC));
7070c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_VSYNC3, MUX_CTL_FUNC));
7080c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_HSYNC, MUX_CTL_FUNC));
7090c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_FPSHIFT, MUX_CTL_FUNC));
7100c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_DRDY0, MUX_CTL_FUNC));
7110c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_REV, MUX_CTL_FUNC));
7120c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_CONTRAST, MUX_CTL_FUNC));
7130c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_SPL, MUX_CTL_FUNC));
7140c99f6abSGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_CLS, MUX_CTL_FUNC));
7150c99f6abSGuennadi Liakhovetski
7160c99f6abSGuennadi Liakhovetski
7170c99f6abSGuennadi Liakhovetski /* ipu_idmac.c::ipu_probe() */
7180c99f6abSGuennadi Liakhovetski
7190c99f6abSGuennadi Liakhovetski /* Start the clock */
7200c99f6abSGuennadi Liakhovetski __REG(CCM_CGR1) = __REG(CCM_CGR1) | (3 << 22);
7210c99f6abSGuennadi Liakhovetski
7220c99f6abSGuennadi Liakhovetski
7230c99f6abSGuennadi Liakhovetski /* ipu_idmac.c::ipu_idmac_init() */
7240c99f6abSGuennadi Liakhovetski
7250c99f6abSGuennadi Liakhovetski /* Service request counter to maximum - shouldn't be needed */
72662a22dcaSHelmut Raiger writel(0x00000070, IDMAC_CONF);
7270c99f6abSGuennadi Liakhovetski
7280c99f6abSGuennadi Liakhovetski
7290c99f6abSGuennadi Liakhovetski /* ipu_idmac.c::ipu_init_channel() */
7300c99f6abSGuennadi Liakhovetski
7310c99f6abSGuennadi Liakhovetski /* Enable IPU sub modules */
73262a22dcaSHelmut Raiger reg = readl(IPU_CONF) | IPU_CONF_SDC_EN | IPU_CONF_DI_EN;
73362a22dcaSHelmut Raiger writel(reg, IPU_CONF);
7340c99f6abSGuennadi Liakhovetski
7350c99f6abSGuennadi Liakhovetski
7360c99f6abSGuennadi Liakhovetski /* mx3fb.c::init_fb_chan() */
7370c99f6abSGuennadi Liakhovetski
7380c99f6abSGuennadi Liakhovetski /* set Display Interface clock period */
73962a22dcaSHelmut Raiger writel(0x00100010L, DI_HSP_CLK_PER);
7400c99f6abSGuennadi Liakhovetski /* Might need to trigger HSP clock change - see 44.3.3.8.5 */
7410c99f6abSGuennadi Liakhovetski
7420c99f6abSGuennadi Liakhovetski
7430c99f6abSGuennadi Liakhovetski /* mx3fb.c::sdc_set_brightness() */
7440c99f6abSGuennadi Liakhovetski
7450c99f6abSGuennadi Liakhovetski /* This might be board-specific */
74662a22dcaSHelmut Raiger writel(0x03000000UL | 255 << 16, SDC_PWM_CTRL);
7470c99f6abSGuennadi Liakhovetski
7480c99f6abSGuennadi Liakhovetski
7490c99f6abSGuennadi Liakhovetski /* mx3fb.c::sdc_set_global_alpha() */
7500c99f6abSGuennadi Liakhovetski
7510c99f6abSGuennadi Liakhovetski /* Use global - not per-pixel - Alpha-blending */
75262a22dcaSHelmut Raiger reg = readl(SDC_GW_CTRL) & 0x00FFFFFFL;
75362a22dcaSHelmut Raiger writel(reg | ((uint32_t) 0xff << 24), SDC_GW_CTRL);
7540c99f6abSGuennadi Liakhovetski
75562a22dcaSHelmut Raiger reg = readl(SDC_COM_CONF);
75662a22dcaSHelmut Raiger writel(reg | SDC_COM_GLB_A, SDC_COM_CONF);
7570c99f6abSGuennadi Liakhovetski
7580c99f6abSGuennadi Liakhovetski
7590c99f6abSGuennadi Liakhovetski /* mx3fb.c::sdc_set_color_key() */
7600c99f6abSGuennadi Liakhovetski
7610c99f6abSGuennadi Liakhovetski /* Disable colour-keying for background */
76262a22dcaSHelmut Raiger reg = readl(SDC_COM_CONF) &
7630c99f6abSGuennadi Liakhovetski ~(SDC_COM_GWSEL | SDC_COM_KEY_COLOR_G);
76462a22dcaSHelmut Raiger writel(reg, SDC_COM_CONF);
7650c99f6abSGuennadi Liakhovetski
7660c99f6abSGuennadi Liakhovetski
7670c99f6abSGuennadi Liakhovetski mx3fb_set_par();
7680c99f6abSGuennadi Liakhovetski
76962a22dcaSHelmut Raiger sdc_enable_channel(base);
7700c99f6abSGuennadi Liakhovetski
7710c99f6abSGuennadi Liakhovetski /*
7720c99f6abSGuennadi Liakhovetski * Linux driver calls sdc_set_brightness() here again,
7730c99f6abSGuennadi Liakhovetski * once is enough for us
7740c99f6abSGuennadi Liakhovetski */
77562a22dcaSHelmut Raiger debug("%s() done\n", __func__);
7760c99f6abSGuennadi Liakhovetski }
7770c99f6abSGuennadi Liakhovetski
77862a22dcaSHelmut Raiger /* ------------------------ public part ------------------- */
calc_fbsize(void)7790c99f6abSGuennadi Liakhovetski ulong calc_fbsize(void)
7800c99f6abSGuennadi Liakhovetski {
78162a22dcaSHelmut Raiger return panel.plnSizeX * panel.plnSizeY * panel.gdfBytesPP;
7820c99f6abSGuennadi Liakhovetski }
7830c99f6abSGuennadi Liakhovetski
78462a22dcaSHelmut Raiger /*
78562a22dcaSHelmut Raiger * The current implementation is only tested for GDF_16BIT_565RGB!
78662a22dcaSHelmut Raiger * It was switched from the original CONFIG_LCD setup to CONFIG_VIDEO,
78762a22dcaSHelmut Raiger * because the lcd code seemed loaded with color table stuff, that
78862a22dcaSHelmut Raiger * does not relate to most modern TFTs. cfb_console.c looks more
78962a22dcaSHelmut Raiger * straight forward.
79062a22dcaSHelmut Raiger * This is the environment setting for the original setup
79162a22dcaSHelmut Raiger * "unknown=video=ctfb:x:240,y:320,depth:16,mode:0,pclk:185925,le:9,ri:17,
79262a22dcaSHelmut Raiger * up:7,lo:10,hs:1,vs:1,sync:100663296,vmode:0"
79362a22dcaSHelmut Raiger * "videomode=unknown"
79462a22dcaSHelmut Raiger *
79562a22dcaSHelmut Raiger * Settings for VBEST VGG322403 display:
79662a22dcaSHelmut Raiger * "videomode=video=ctfb:x:320,y:240,depth:16,mode:0,pclk:156000,
79762a22dcaSHelmut Raiger * "le:20,ri:68,up:7,lo:29,hs:30,vs:3,sync:100663296,vmode:0"
79862a22dcaSHelmut Raiger *
79962a22dcaSHelmut Raiger * Settings for COM57H5M10XRC display:
80062a22dcaSHelmut Raiger * "videomode=video=ctfb:x:640,y:480,depth:16,mode:0,pclk:40000,
80162a22dcaSHelmut Raiger * "le:120,ri:40,up:35,lo:10,hs:30,vs:3,sync:100663296,vmode:0"
80262a22dcaSHelmut Raiger */
video_hw_init(void)80362a22dcaSHelmut Raiger void *video_hw_init(void)
8040c99f6abSGuennadi Liakhovetski {
80562a22dcaSHelmut Raiger char *penv;
80662a22dcaSHelmut Raiger u32 memsize;
80762a22dcaSHelmut Raiger unsigned long t1, hsynch, vsynch;
8088db84487SStefano Babic int bits_per_pixel, i, tmp, videomode;
80962a22dcaSHelmut Raiger
81062a22dcaSHelmut Raiger tmp = 0;
81162a22dcaSHelmut Raiger
81262a22dcaSHelmut Raiger puts("Video: ");
81362a22dcaSHelmut Raiger
81462a22dcaSHelmut Raiger videomode = CONFIG_SYS_DEFAULT_VIDEO_MODE;
81562a22dcaSHelmut Raiger /* get video mode via environment */
81600caae6dSSimon Glass penv = env_get("videomode");
81762a22dcaSHelmut Raiger if (penv) {
81862a22dcaSHelmut Raiger /* decide if it is a string */
81962a22dcaSHelmut Raiger if (penv[0] <= '9') {
82062a22dcaSHelmut Raiger videomode = (int) simple_strtoul(penv, NULL, 16);
82162a22dcaSHelmut Raiger tmp = 1;
82262a22dcaSHelmut Raiger }
82362a22dcaSHelmut Raiger } else {
82462a22dcaSHelmut Raiger tmp = 1;
82562a22dcaSHelmut Raiger }
82662a22dcaSHelmut Raiger if (tmp) {
82762a22dcaSHelmut Raiger /* parameter are vesa modes */
82862a22dcaSHelmut Raiger /* search params */
82962a22dcaSHelmut Raiger for (i = 0; i < VESA_MODES_COUNT; i++) {
83062a22dcaSHelmut Raiger if (vesa_modes[i].vesanr == videomode)
83162a22dcaSHelmut Raiger break;
83262a22dcaSHelmut Raiger }
83362a22dcaSHelmut Raiger if (i == VESA_MODES_COUNT) {
83462a22dcaSHelmut Raiger printf("No VESA Mode found, switching to mode 0x%x ",
83562a22dcaSHelmut Raiger CONFIG_SYS_DEFAULT_VIDEO_MODE);
83662a22dcaSHelmut Raiger i = 0;
83762a22dcaSHelmut Raiger }
83862a22dcaSHelmut Raiger mode = (struct ctfb_res_modes *)
83962a22dcaSHelmut Raiger &res_mode_init[vesa_modes[i].resindex];
84062a22dcaSHelmut Raiger bits_per_pixel = vesa_modes[i].bits_per_pixel;
84162a22dcaSHelmut Raiger } else {
84262a22dcaSHelmut Raiger mode = (struct ctfb_res_modes *) &var_mode;
84362a22dcaSHelmut Raiger bits_per_pixel = video_get_params(mode, penv);
84462a22dcaSHelmut Raiger }
84562a22dcaSHelmut Raiger
84662a22dcaSHelmut Raiger /* calculate hsynch and vsynch freq (info only) */
84762a22dcaSHelmut Raiger t1 = (mode->left_margin + mode->xres +
84862a22dcaSHelmut Raiger mode->right_margin + mode->hsync_len) / 8;
84962a22dcaSHelmut Raiger t1 *= 8;
85062a22dcaSHelmut Raiger t1 *= mode->pixclock;
85162a22dcaSHelmut Raiger t1 /= 1000;
85262a22dcaSHelmut Raiger hsynch = 1000000000L / t1;
85362a22dcaSHelmut Raiger t1 *= (mode->upper_margin + mode->yres +
85462a22dcaSHelmut Raiger mode->lower_margin + mode->vsync_len);
85562a22dcaSHelmut Raiger t1 /= 1000;
85662a22dcaSHelmut Raiger vsynch = 1000000000L / t1;
85762a22dcaSHelmut Raiger
85862a22dcaSHelmut Raiger /* fill in Graphic device struct */
85962a22dcaSHelmut Raiger sprintf(panel.modeIdent, "%dx%dx%d %ldkHz %ldHz",
86062a22dcaSHelmut Raiger mode->xres, mode->yres,
86162a22dcaSHelmut Raiger bits_per_pixel, (hsynch / 1000), (vsynch / 1000));
86262a22dcaSHelmut Raiger printf("%s\n", panel.modeIdent);
86362a22dcaSHelmut Raiger panel.winSizeX = mode->xres;
86462a22dcaSHelmut Raiger panel.winSizeY = mode->yres;
86562a22dcaSHelmut Raiger panel.plnSizeX = mode->xres;
86662a22dcaSHelmut Raiger panel.plnSizeY = mode->yres;
86762a22dcaSHelmut Raiger
86862a22dcaSHelmut Raiger switch (bits_per_pixel) {
86962a22dcaSHelmut Raiger case 24:
87062a22dcaSHelmut Raiger panel.gdfBytesPP = 4;
87162a22dcaSHelmut Raiger panel.gdfIndex = GDF_32BIT_X888RGB;
87262a22dcaSHelmut Raiger break;
87362a22dcaSHelmut Raiger case 16:
87462a22dcaSHelmut Raiger panel.gdfBytesPP = 2;
87562a22dcaSHelmut Raiger panel.gdfIndex = GDF_16BIT_565RGB;
87662a22dcaSHelmut Raiger break;
87762a22dcaSHelmut Raiger default:
87862a22dcaSHelmut Raiger panel.gdfBytesPP = 1;
87962a22dcaSHelmut Raiger panel.gdfIndex = GDF__8BIT_INDEX;
88062a22dcaSHelmut Raiger break;
88162a22dcaSHelmut Raiger }
88262a22dcaSHelmut Raiger
88362a22dcaSHelmut Raiger /* set up Hardware */
88462a22dcaSHelmut Raiger memsize = calc_fbsize();
88562a22dcaSHelmut Raiger
88662a22dcaSHelmut Raiger debug("%s() allocating %d bytes\n", __func__, memsize);
88762a22dcaSHelmut Raiger
88862a22dcaSHelmut Raiger /* fill in missing Graphic device struct */
88962a22dcaSHelmut Raiger panel.frameAdrs = (u32) malloc(memsize);
89062a22dcaSHelmut Raiger if (panel.frameAdrs == 0) {
89162a22dcaSHelmut Raiger printf("%s() malloc(%d) failed\n", __func__, memsize);
89262a22dcaSHelmut Raiger return 0;
89362a22dcaSHelmut Raiger }
89462a22dcaSHelmut Raiger panel.memSize = memsize;
89562a22dcaSHelmut Raiger
89662a22dcaSHelmut Raiger ll_disp3_enable((void *) panel.frameAdrs);
89762a22dcaSHelmut Raiger memset((void *) panel.frameAdrs, 0, memsize);
89862a22dcaSHelmut Raiger
89962a22dcaSHelmut Raiger debug("%s() done, framebuffer at 0x%x, size=%d cleared\n",
90062a22dcaSHelmut Raiger __func__, panel.frameAdrs, memsize);
90162a22dcaSHelmut Raiger
90262a22dcaSHelmut Raiger return (void *) &panel;
90362a22dcaSHelmut Raiger }
904