xref: /openbmc/u-boot/drivers/video/ipu_common.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2575001e4SStefano Babic /*
3575001e4SStefano Babic  * Porting to u-boot:
4575001e4SStefano Babic  *
5575001e4SStefano Babic  * (C) Copyright 2010
6575001e4SStefano Babic  * Stefano Babic, DENX Software Engineering, sbabic@denx.de
7575001e4SStefano Babic  *
8575001e4SStefano Babic  * Linux IPU driver for MX51:
9575001e4SStefano Babic  *
10575001e4SStefano Babic  * (C) Copyright 2005-2010 Freescale Semiconductor, Inc.
11575001e4SStefano Babic  */
12575001e4SStefano Babic 
13575001e4SStefano Babic /* #define DEBUG */
14575001e4SStefano Babic #include <common.h>
15575001e4SStefano Babic #include <linux/types.h>
16575001e4SStefano Babic #include <linux/err.h>
17575001e4SStefano Babic #include <asm/io.h>
181221ce45SMasahiro Yamada #include <linux/errno.h>
19575001e4SStefano Babic #include <asm/arch/imx-regs.h>
20575001e4SStefano Babic #include <asm/arch/crm_regs.h>
21c7430d7dSFabio Estevam #include <asm/arch/sys_proto.h>
223cb4f25cSPeng Fan #include <div64.h>
23575001e4SStefano Babic #include "ipu.h"
24575001e4SStefano Babic #include "ipu_regs.h"
25575001e4SStefano Babic 
26575001e4SStefano Babic extern struct mxc_ccm_reg *mxc_ccm;
27575001e4SStefano Babic extern u32 *ipu_cpmem_base;
28575001e4SStefano Babic 
29575001e4SStefano Babic struct ipu_ch_param_word {
30575001e4SStefano Babic 	uint32_t data[5];
31575001e4SStefano Babic 	uint32_t res[3];
32575001e4SStefano Babic };
33575001e4SStefano Babic 
34575001e4SStefano Babic struct ipu_ch_param {
35575001e4SStefano Babic 	struct ipu_ch_param_word word[2];
36575001e4SStefano Babic };
37575001e4SStefano Babic 
38575001e4SStefano Babic #define ipu_ch_param_addr(ch) (((struct ipu_ch_param *)ipu_cpmem_base) + (ch))
39575001e4SStefano Babic 
40575001e4SStefano Babic #define _param_word(base, w) \
41575001e4SStefano Babic 	(((struct ipu_ch_param *)(base))->word[(w)].data)
42575001e4SStefano Babic 
43575001e4SStefano Babic #define ipu_ch_param_set_field(base, w, bit, size, v) { \
44575001e4SStefano Babic 	int i = (bit) / 32; \
45575001e4SStefano Babic 	int off = (bit) % 32; \
46575001e4SStefano Babic 	_param_word(base, w)[i] |= (v) << off; \
47575001e4SStefano Babic 	if (((bit) + (size) - 1) / 32 > i) { \
48575001e4SStefano Babic 		_param_word(base, w)[i + 1] |= (v) >> (off ? (32 - off) : 0); \
49575001e4SStefano Babic 	} \
50575001e4SStefano Babic }
51575001e4SStefano Babic 
52575001e4SStefano Babic #define ipu_ch_param_mod_field(base, w, bit, size, v) { \
53575001e4SStefano Babic 	int i = (bit) / 32; \
54575001e4SStefano Babic 	int off = (bit) % 32; \
55575001e4SStefano Babic 	u32 mask = (1UL << size) - 1; \
56575001e4SStefano Babic 	u32 temp = _param_word(base, w)[i]; \
57575001e4SStefano Babic 	temp &= ~(mask << off); \
58575001e4SStefano Babic 	_param_word(base, w)[i] = temp | (v) << off; \
59575001e4SStefano Babic 	if (((bit) + (size) - 1) / 32 > i) { \
60575001e4SStefano Babic 		temp = _param_word(base, w)[i + 1]; \
61575001e4SStefano Babic 		temp &= ~(mask >> (32 - off)); \
62575001e4SStefano Babic 		_param_word(base, w)[i + 1] = \
63575001e4SStefano Babic 			temp | ((v) >> (off ? (32 - off) : 0)); \
64575001e4SStefano Babic 	} \
65575001e4SStefano Babic }
66575001e4SStefano Babic 
67575001e4SStefano Babic #define ipu_ch_param_read_field(base, w, bit, size) ({ \
68575001e4SStefano Babic 	u32 temp2; \
69575001e4SStefano Babic 	int i = (bit) / 32; \
70575001e4SStefano Babic 	int off = (bit) % 32; \
71575001e4SStefano Babic 	u32 mask = (1UL << size) - 1; \
72575001e4SStefano Babic 	u32 temp1 = _param_word(base, w)[i]; \
73575001e4SStefano Babic 	temp1 = mask & (temp1 >> off); \
74575001e4SStefano Babic 	if (((bit)+(size) - 1) / 32 > i) { \
75575001e4SStefano Babic 		temp2 = _param_word(base, w)[i + 1]; \
76575001e4SStefano Babic 		temp2 &= mask >> (off ? (32 - off) : 0); \
77575001e4SStefano Babic 		temp1 |= temp2 << (off ? (32 - off) : 0); \
78575001e4SStefano Babic 	} \
79575001e4SStefano Babic 	temp1; \
80575001e4SStefano Babic })
81575001e4SStefano Babic 
82945d069fSLiu Ying #define IPU_SW_RST_TOUT_USEC	(10000)
83575001e4SStefano Babic 
84c7430d7dSFabio Estevam #define IPUV3_CLK_MX51		133000000
85c7430d7dSFabio Estevam #define IPUV3_CLK_MX53		200000000
86c7430d7dSFabio Estevam #define IPUV3_CLK_MX6Q		264000000
87c7430d7dSFabio Estevam #define IPUV3_CLK_MX6DL		198000000
88c7430d7dSFabio Estevam 
clk_enable(struct clk * clk)89575001e4SStefano Babic void clk_enable(struct clk *clk)
90575001e4SStefano Babic {
91575001e4SStefano Babic 	if (clk) {
92575001e4SStefano Babic 		if (clk->usecount++ == 0) {
93575001e4SStefano Babic 			clk->enable(clk);
94575001e4SStefano Babic 		}
95575001e4SStefano Babic 	}
96575001e4SStefano Babic }
97575001e4SStefano Babic 
clk_disable(struct clk * clk)98575001e4SStefano Babic void clk_disable(struct clk *clk)
99575001e4SStefano Babic {
100575001e4SStefano Babic 	if (clk) {
101575001e4SStefano Babic 		if (!(--clk->usecount)) {
102575001e4SStefano Babic 			if (clk->disable)
103575001e4SStefano Babic 				clk->disable(clk);
104575001e4SStefano Babic 		}
105575001e4SStefano Babic 	}
106575001e4SStefano Babic }
107575001e4SStefano Babic 
clk_get_usecount(struct clk * clk)108575001e4SStefano Babic int clk_get_usecount(struct clk *clk)
109575001e4SStefano Babic {
110575001e4SStefano Babic 	if (clk == NULL)
111575001e4SStefano Babic 		return 0;
112575001e4SStefano Babic 
113575001e4SStefano Babic 	return clk->usecount;
114575001e4SStefano Babic }
115575001e4SStefano Babic 
clk_get_rate(struct clk * clk)116575001e4SStefano Babic u32 clk_get_rate(struct clk *clk)
117575001e4SStefano Babic {
118575001e4SStefano Babic 	if (!clk)
119575001e4SStefano Babic 		return 0;
120575001e4SStefano Babic 
121575001e4SStefano Babic 	return clk->rate;
122575001e4SStefano Babic }
123575001e4SStefano Babic 
clk_get_parent(struct clk * clk)124575001e4SStefano Babic struct clk *clk_get_parent(struct clk *clk)
125575001e4SStefano Babic {
126575001e4SStefano Babic 	if (!clk)
127575001e4SStefano Babic 		return 0;
128575001e4SStefano Babic 
129575001e4SStefano Babic 	return clk->parent;
130575001e4SStefano Babic }
131575001e4SStefano Babic 
clk_set_rate(struct clk * clk,unsigned long rate)132575001e4SStefano Babic int clk_set_rate(struct clk *clk, unsigned long rate)
133575001e4SStefano Babic {
134cca3ff05SPeng Fan 	if (!clk)
135cca3ff05SPeng Fan 		return 0;
136cca3ff05SPeng Fan 
137cca3ff05SPeng Fan 	if (clk->set_rate)
138575001e4SStefano Babic 		clk->set_rate(clk, rate);
139cca3ff05SPeng Fan 
140575001e4SStefano Babic 	return clk->rate;
141575001e4SStefano Babic }
142575001e4SStefano Babic 
clk_round_rate(struct clk * clk,unsigned long rate)143575001e4SStefano Babic long clk_round_rate(struct clk *clk, unsigned long rate)
144575001e4SStefano Babic {
145575001e4SStefano Babic 	if (clk == NULL || !clk->round_rate)
146575001e4SStefano Babic 		return 0;
147575001e4SStefano Babic 
148575001e4SStefano Babic 	return clk->round_rate(clk, rate);
149575001e4SStefano Babic }
150575001e4SStefano Babic 
clk_set_parent(struct clk * clk,struct clk * parent)151575001e4SStefano Babic int clk_set_parent(struct clk *clk, struct clk *parent)
152575001e4SStefano Babic {
153575001e4SStefano Babic 	clk->parent = parent;
154575001e4SStefano Babic 	if (clk->set_parent)
155575001e4SStefano Babic 		return clk->set_parent(clk, parent);
156575001e4SStefano Babic 	return 0;
157575001e4SStefano Babic }
158575001e4SStefano Babic 
clk_ipu_enable(struct clk * clk)159575001e4SStefano Babic static int clk_ipu_enable(struct clk *clk)
160575001e4SStefano Babic {
161575001e4SStefano Babic 	u32 reg;
162575001e4SStefano Babic 
163575001e4SStefano Babic 	reg = __raw_readl(clk->enable_reg);
164575001e4SStefano Babic 	reg |= MXC_CCM_CCGR_CG_MASK << clk->enable_shift;
165575001e4SStefano Babic 	__raw_writel(reg, clk->enable_reg);
166575001e4SStefano Babic 
1670bb7e316SEric Nelson #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
168575001e4SStefano Babic 	/* Handshake with IPU when certain clock rates are changed. */
169575001e4SStefano Babic 	reg = __raw_readl(&mxc_ccm->ccdr);
170575001e4SStefano Babic 	reg &= ~MXC_CCM_CCDR_IPU_HS_MASK;
171575001e4SStefano Babic 	__raw_writel(reg, &mxc_ccm->ccdr);
172575001e4SStefano Babic 
173575001e4SStefano Babic 	/* Handshake with IPU when LPM is entered as its enabled. */
174575001e4SStefano Babic 	reg = __raw_readl(&mxc_ccm->clpcr);
175575001e4SStefano Babic 	reg &= ~MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
176575001e4SStefano Babic 	__raw_writel(reg, &mxc_ccm->clpcr);
177e4942ad7SFabio Estevam #endif
178575001e4SStefano Babic 	return 0;
179575001e4SStefano Babic }
180575001e4SStefano Babic 
clk_ipu_disable(struct clk * clk)181575001e4SStefano Babic static void clk_ipu_disable(struct clk *clk)
182575001e4SStefano Babic {
183575001e4SStefano Babic 	u32 reg;
184575001e4SStefano Babic 
185575001e4SStefano Babic 	reg = __raw_readl(clk->enable_reg);
186575001e4SStefano Babic 	reg &= ~(MXC_CCM_CCGR_CG_MASK << clk->enable_shift);
187575001e4SStefano Babic 	__raw_writel(reg, clk->enable_reg);
188575001e4SStefano Babic 
1890bb7e316SEric Nelson #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
190575001e4SStefano Babic 	/*
191575001e4SStefano Babic 	 * No handshake with IPU whe dividers are changed
192575001e4SStefano Babic 	 * as its not enabled.
193575001e4SStefano Babic 	 */
194575001e4SStefano Babic 	reg = __raw_readl(&mxc_ccm->ccdr);
195575001e4SStefano Babic 	reg |= MXC_CCM_CCDR_IPU_HS_MASK;
196575001e4SStefano Babic 	__raw_writel(reg, &mxc_ccm->ccdr);
197575001e4SStefano Babic 
198575001e4SStefano Babic 	/* No handshake with IPU when LPM is entered as its not enabled. */
199575001e4SStefano Babic 	reg = __raw_readl(&mxc_ccm->clpcr);
200575001e4SStefano Babic 	reg |= MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
201575001e4SStefano Babic 	__raw_writel(reg, &mxc_ccm->clpcr);
202e4942ad7SFabio Estevam #endif
203575001e4SStefano Babic }
204575001e4SStefano Babic 
205575001e4SStefano Babic 
206575001e4SStefano Babic static struct clk ipu_clk = {
207575001e4SStefano Babic 	.name = "ipu_clk",
2080bb7e316SEric Nelson #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
209477bca22SFabio Estevam 	.enable_reg = (u32 *)(CCM_BASE_ADDR +
210575001e4SStefano Babic 		offsetof(struct mxc_ccm_reg, CCGR5)),
2111f5e4ee0SBenoît Thébaudeau 	.enable_shift = MXC_CCM_CCGR5_IPU_OFFSET,
2120bb7e316SEric Nelson #else
2130bb7e316SEric Nelson 	.enable_reg = (u32 *)(CCM_BASE_ADDR +
2140bb7e316SEric Nelson 		offsetof(struct mxc_ccm_reg, CCGR3)),
2150bb7e316SEric Nelson 	.enable_shift = MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET,
2160bb7e316SEric Nelson #endif
217575001e4SStefano Babic 	.enable = clk_ipu_enable,
218575001e4SStefano Babic 	.disable = clk_ipu_disable,
219575001e4SStefano Babic 	.usecount = 0,
220575001e4SStefano Babic };
221575001e4SStefano Babic 
2220ced25beSHeiko Schocher #if !defined CONFIG_SYS_LDB_CLOCK
2230ced25beSHeiko Schocher #define CONFIG_SYS_LDB_CLOCK 65000000
2240ced25beSHeiko Schocher #endif
2250ced25beSHeiko Schocher 
226cf65d478SEric Nelson static struct clk ldb_clk = {
227cf65d478SEric Nelson 	.name = "ldb_clk",
2280ced25beSHeiko Schocher 	.rate = CONFIG_SYS_LDB_CLOCK,
229cf65d478SEric Nelson 	.usecount = 0,
230cf65d478SEric Nelson };
231cf65d478SEric Nelson 
232575001e4SStefano Babic /* Globals */
233575001e4SStefano Babic struct clk *g_ipu_clk;
234cf65d478SEric Nelson struct clk *g_ldb_clk;
235575001e4SStefano Babic unsigned char g_ipu_clk_enabled;
236575001e4SStefano Babic struct clk *g_di_clk[2];
237575001e4SStefano Babic struct clk *g_pixel_clk[2];
238575001e4SStefano Babic unsigned char g_dc_di_assignment[10];
239575001e4SStefano Babic uint32_t g_channel_init_mask;
240575001e4SStefano Babic uint32_t g_channel_enable_mask;
241575001e4SStefano Babic 
242575001e4SStefano Babic static int ipu_dc_use_count;
243575001e4SStefano Babic static int ipu_dp_use_count;
244575001e4SStefano Babic static int ipu_dmfc_use_count;
245575001e4SStefano Babic static int ipu_di_use_count[2];
246575001e4SStefano Babic 
247575001e4SStefano Babic u32 *ipu_cpmem_base;
248575001e4SStefano Babic u32 *ipu_dc_tmpl_reg;
249575001e4SStefano Babic 
250575001e4SStefano Babic /* Static functions */
251575001e4SStefano Babic 
ipu_ch_param_set_high_priority(uint32_t ch)252575001e4SStefano Babic static inline void ipu_ch_param_set_high_priority(uint32_t ch)
253575001e4SStefano Babic {
254575001e4SStefano Babic 	ipu_ch_param_mod_field(ipu_ch_param_addr(ch), 1, 93, 2, 1);
255575001e4SStefano Babic };
256575001e4SStefano Babic 
channel_2_dma(ipu_channel_t ch,ipu_buffer_t type)257575001e4SStefano Babic static inline uint32_t channel_2_dma(ipu_channel_t ch, ipu_buffer_t type)
258575001e4SStefano Babic {
259575001e4SStefano Babic 	return ((uint32_t) ch >> (6 * type)) & 0x3F;
260575001e4SStefano Babic };
261575001e4SStefano Babic 
262575001e4SStefano Babic /* Either DP BG or DP FG can be graphic window */
ipu_is_dp_graphic_chan(uint32_t dma_chan)263575001e4SStefano Babic static inline int ipu_is_dp_graphic_chan(uint32_t dma_chan)
264575001e4SStefano Babic {
265575001e4SStefano Babic 	return (dma_chan == 23 || dma_chan == 27);
266575001e4SStefano Babic }
267575001e4SStefano Babic 
ipu_is_dmfc_chan(uint32_t dma_chan)268575001e4SStefano Babic static inline int ipu_is_dmfc_chan(uint32_t dma_chan)
269575001e4SStefano Babic {
270575001e4SStefano Babic 	return ((dma_chan >= 23) && (dma_chan <= 29));
271575001e4SStefano Babic }
272575001e4SStefano Babic 
273575001e4SStefano Babic 
ipu_ch_param_set_buffer(uint32_t ch,int bufNum,dma_addr_t phyaddr)274575001e4SStefano Babic static inline void ipu_ch_param_set_buffer(uint32_t ch, int bufNum,
275575001e4SStefano Babic 					    dma_addr_t phyaddr)
276575001e4SStefano Babic {
277575001e4SStefano Babic 	ipu_ch_param_mod_field(ipu_ch_param_addr(ch), 1, 29 * bufNum, 29,
278575001e4SStefano Babic 			       phyaddr / 8);
279575001e4SStefano Babic };
280575001e4SStefano Babic 
281575001e4SStefano Babic #define idma_is_valid(ch)	(ch != NO_DMA)
282575001e4SStefano Babic #define idma_mask(ch)		(idma_is_valid(ch) ? (1UL << (ch & 0x1F)) : 0)
283575001e4SStefano Babic #define idma_is_set(reg, dma)	(__raw_readl(reg(dma)) & idma_mask(dma))
284575001e4SStefano Babic 
ipu_pixel_clk_recalc(struct clk * clk)285575001e4SStefano Babic static void ipu_pixel_clk_recalc(struct clk *clk)
286575001e4SStefano Babic {
2873cb4f25cSPeng Fan 	u32 div;
2883cb4f25cSPeng Fan 	u64 final_rate = (unsigned long long)clk->parent->rate * 16;
2893cb4f25cSPeng Fan 
2903cb4f25cSPeng Fan 	div = __raw_readl(DI_BS_CLKGEN0(clk->id));
2913cb4f25cSPeng Fan 	debug("read BS_CLKGEN0 div:%d, final_rate:%lld, prate:%ld\n",
2923cb4f25cSPeng Fan 	      div, final_rate, clk->parent->rate);
2933cb4f25cSPeng Fan 
294575001e4SStefano Babic 	clk->rate = 0;
2953cb4f25cSPeng Fan 	if (div != 0) {
2963cb4f25cSPeng Fan 		do_div(final_rate, div);
2973cb4f25cSPeng Fan 		clk->rate = final_rate;
2983cb4f25cSPeng Fan 	}
299575001e4SStefano Babic }
300575001e4SStefano Babic 
ipu_pixel_clk_round_rate(struct clk * clk,unsigned long rate)301575001e4SStefano Babic static unsigned long ipu_pixel_clk_round_rate(struct clk *clk,
302575001e4SStefano Babic 	unsigned long rate)
303575001e4SStefano Babic {
3043cb4f25cSPeng Fan 	u64 div, final_rate;
3053cb4f25cSPeng Fan 	u32 remainder;
3063cb4f25cSPeng Fan 	u64 parent_rate = (unsigned long long)clk->parent->rate * 16;
3073cb4f25cSPeng Fan 
308575001e4SStefano Babic 	/*
309575001e4SStefano Babic 	 * Calculate divider
310575001e4SStefano Babic 	 * Fractional part is 4 bits,
311575001e4SStefano Babic 	 * so simply multiply by 2^4 to get fractional part.
312575001e4SStefano Babic 	 */
3133cb4f25cSPeng Fan 	div = parent_rate;
3143cb4f25cSPeng Fan 	remainder = do_div(div, rate);
3153cb4f25cSPeng Fan 	/* Round the divider value */
3163cb4f25cSPeng Fan 	if (remainder > (rate / 2))
3173cb4f25cSPeng Fan 		div++;
318575001e4SStefano Babic 	if (div < 0x10)            /* Min DI disp clock divider is 1 */
319575001e4SStefano Babic 		div = 0x10;
320575001e4SStefano Babic 	if (div & ~0xFEF)
321575001e4SStefano Babic 		div &= 0xFF8;
322575001e4SStefano Babic 	else {
3233cb4f25cSPeng Fan 		/* Round up divider if it gets us closer to desired pix clk */
3243cb4f25cSPeng Fan 		if ((div & 0xC) == 0xC) {
3253cb4f25cSPeng Fan 			div += 0x10;
3263cb4f25cSPeng Fan 			div &= ~0xF;
327575001e4SStefano Babic 		}
3283cb4f25cSPeng Fan 	}
3293cb4f25cSPeng Fan 	final_rate = parent_rate;
3303cb4f25cSPeng Fan 	do_div(final_rate, div);
3313cb4f25cSPeng Fan 
3323cb4f25cSPeng Fan 	return final_rate;
333575001e4SStefano Babic }
334575001e4SStefano Babic 
ipu_pixel_clk_set_rate(struct clk * clk,unsigned long rate)335575001e4SStefano Babic static int ipu_pixel_clk_set_rate(struct clk *clk, unsigned long rate)
336575001e4SStefano Babic {
3373cb4f25cSPeng Fan 	u64 div, parent_rate;
3383cb4f25cSPeng Fan 	u32 remainder;
3393cb4f25cSPeng Fan 
3403cb4f25cSPeng Fan 	parent_rate = (unsigned long long)clk->parent->rate * 16;
3413cb4f25cSPeng Fan 	div = parent_rate;
3423cb4f25cSPeng Fan 	remainder = do_div(div, rate);
3433cb4f25cSPeng Fan 	/* Round the divider value */
3443cb4f25cSPeng Fan 	if (remainder > (rate / 2))
3453cb4f25cSPeng Fan 		div++;
3463cb4f25cSPeng Fan 
3473cb4f25cSPeng Fan 	/* Round up divider if it gets us closer to desired pix clk */
3483cb4f25cSPeng Fan 	if ((div & 0xC) == 0xC) {
3493cb4f25cSPeng Fan 		div += 0x10;
3503cb4f25cSPeng Fan 		div &= ~0xF;
3513cb4f25cSPeng Fan 	}
3523cb4f25cSPeng Fan 	if (div > 0x1000)
3533cb4f25cSPeng Fan 		debug("Overflow, DI_BS_CLKGEN0 div:0x%x\n", (u32)div);
354575001e4SStefano Babic 
355575001e4SStefano Babic 	__raw_writel(div, DI_BS_CLKGEN0(clk->id));
356575001e4SStefano Babic 
3573cb4f25cSPeng Fan 	/*
3583cb4f25cSPeng Fan 	 * Setup pixel clock timing
3593cb4f25cSPeng Fan 	 * Down time is half of period
3603cb4f25cSPeng Fan 	 */
361575001e4SStefano Babic 	__raw_writel((div / 16) << 16, DI_BS_CLKGEN1(clk->id));
362575001e4SStefano Babic 
363c510f2e4SPeng Fan 	do_div(parent_rate, div);
364c510f2e4SPeng Fan 
365c510f2e4SPeng Fan 	clk->rate = parent_rate;
3663cb4f25cSPeng Fan 
367575001e4SStefano Babic 	return 0;
368575001e4SStefano Babic }
369575001e4SStefano Babic 
ipu_pixel_clk_enable(struct clk * clk)370575001e4SStefano Babic static int ipu_pixel_clk_enable(struct clk *clk)
371575001e4SStefano Babic {
372575001e4SStefano Babic 	u32 disp_gen = __raw_readl(IPU_DISP_GEN);
373575001e4SStefano Babic 	disp_gen |= clk->id ? DI1_COUNTER_RELEASE : DI0_COUNTER_RELEASE;
374575001e4SStefano Babic 	__raw_writel(disp_gen, IPU_DISP_GEN);
375575001e4SStefano Babic 
376575001e4SStefano Babic 	return 0;
377575001e4SStefano Babic }
378575001e4SStefano Babic 
ipu_pixel_clk_disable(struct clk * clk)379575001e4SStefano Babic static void ipu_pixel_clk_disable(struct clk *clk)
380575001e4SStefano Babic {
381575001e4SStefano Babic 	u32 disp_gen = __raw_readl(IPU_DISP_GEN);
382575001e4SStefano Babic 	disp_gen &= clk->id ? ~DI1_COUNTER_RELEASE : ~DI0_COUNTER_RELEASE;
383575001e4SStefano Babic 	__raw_writel(disp_gen, IPU_DISP_GEN);
384575001e4SStefano Babic 
385575001e4SStefano Babic }
386575001e4SStefano Babic 
ipu_pixel_clk_set_parent(struct clk * clk,struct clk * parent)387575001e4SStefano Babic static int ipu_pixel_clk_set_parent(struct clk *clk, struct clk *parent)
388575001e4SStefano Babic {
389575001e4SStefano Babic 	u32 di_gen = __raw_readl(DI_GENERAL(clk->id));
390575001e4SStefano Babic 
391575001e4SStefano Babic 	if (parent == g_ipu_clk)
392575001e4SStefano Babic 		di_gen &= ~DI_GEN_DI_CLK_EXT;
393cf65d478SEric Nelson 	else if (!IS_ERR(g_di_clk[clk->id]) && parent == g_ldb_clk)
394575001e4SStefano Babic 		di_gen |= DI_GEN_DI_CLK_EXT;
395575001e4SStefano Babic 	else
396575001e4SStefano Babic 		return -EINVAL;
397575001e4SStefano Babic 
398575001e4SStefano Babic 	__raw_writel(di_gen, DI_GENERAL(clk->id));
399575001e4SStefano Babic 	ipu_pixel_clk_recalc(clk);
400575001e4SStefano Babic 	return 0;
401575001e4SStefano Babic }
402575001e4SStefano Babic 
403575001e4SStefano Babic static struct clk pixel_clk[] = {
404575001e4SStefano Babic 	{
405575001e4SStefano Babic 	.name = "pixel_clk",
406575001e4SStefano Babic 	.id = 0,
407575001e4SStefano Babic 	.recalc = ipu_pixel_clk_recalc,
408575001e4SStefano Babic 	.set_rate = ipu_pixel_clk_set_rate,
409575001e4SStefano Babic 	.round_rate = ipu_pixel_clk_round_rate,
410575001e4SStefano Babic 	.set_parent = ipu_pixel_clk_set_parent,
411575001e4SStefano Babic 	.enable = ipu_pixel_clk_enable,
412575001e4SStefano Babic 	.disable = ipu_pixel_clk_disable,
413575001e4SStefano Babic 	.usecount = 0,
414575001e4SStefano Babic 	},
415575001e4SStefano Babic 	{
416575001e4SStefano Babic 	.name = "pixel_clk",
417575001e4SStefano Babic 	.id = 1,
418575001e4SStefano Babic 	.recalc = ipu_pixel_clk_recalc,
419575001e4SStefano Babic 	.set_rate = ipu_pixel_clk_set_rate,
420575001e4SStefano Babic 	.round_rate = ipu_pixel_clk_round_rate,
421575001e4SStefano Babic 	.set_parent = ipu_pixel_clk_set_parent,
422575001e4SStefano Babic 	.enable = ipu_pixel_clk_enable,
423575001e4SStefano Babic 	.disable = ipu_pixel_clk_disable,
424575001e4SStefano Babic 	.usecount = 0,
425575001e4SStefano Babic 	},
426575001e4SStefano Babic };
427575001e4SStefano Babic 
428575001e4SStefano Babic /*
429575001e4SStefano Babic  * This function resets IPU
430575001e4SStefano Babic  */
ipu_reset(void)431c5fe2532SJeroen Hofstee static void ipu_reset(void)
432575001e4SStefano Babic {
433575001e4SStefano Babic 	u32 *reg;
434575001e4SStefano Babic 	u32 value;
435945d069fSLiu Ying 	int timeout = IPU_SW_RST_TOUT_USEC;
436575001e4SStefano Babic 
437575001e4SStefano Babic 	reg = (u32 *)SRC_BASE_ADDR;
438575001e4SStefano Babic 	value = __raw_readl(reg);
439575001e4SStefano Babic 	value = value | SW_IPU_RST;
440575001e4SStefano Babic 	__raw_writel(value, reg);
441945d069fSLiu Ying 
442945d069fSLiu Ying 	while (__raw_readl(reg) & SW_IPU_RST) {
443945d069fSLiu Ying 		udelay(1);
444945d069fSLiu Ying 		if (!(timeout--)) {
445945d069fSLiu Ying 			printf("ipu software reset timeout\n");
446945d069fSLiu Ying 			break;
447945d069fSLiu Ying 		}
448945d069fSLiu Ying 	};
449575001e4SStefano Babic }
450575001e4SStefano Babic 
451575001e4SStefano Babic /*
452575001e4SStefano Babic  * This function is called by the driver framework to initialize the IPU
453575001e4SStefano Babic  * hardware.
454575001e4SStefano Babic  *
455575001e4SStefano Babic  * @param	dev	The device structure for the IPU passed in by the
456575001e4SStefano Babic  *			driver framework.
457575001e4SStefano Babic  *
458575001e4SStefano Babic  * @return      Returns 0 on success or negative error code on error
459575001e4SStefano Babic  */
ipu_probe(void)460575001e4SStefano Babic int ipu_probe(void)
461575001e4SStefano Babic {
462575001e4SStefano Babic 	unsigned long ipu_base;
463913db794SFabio Estevam #if defined CONFIG_MX51
464575001e4SStefano Babic 	u32 temp;
465575001e4SStefano Babic 
466575001e4SStefano Babic 	u32 *reg_hsc_mcd = (u32 *)MIPI_HSC_BASE_ADDR;
467575001e4SStefano Babic 	u32 *reg_hsc_mxt_conf = (u32 *)(MIPI_HSC_BASE_ADDR + 0x800);
468575001e4SStefano Babic 
469575001e4SStefano Babic 	 __raw_writel(0xF00, reg_hsc_mcd);
470575001e4SStefano Babic 
471575001e4SStefano Babic 	/* CSI mode reserved*/
472575001e4SStefano Babic 	temp = __raw_readl(reg_hsc_mxt_conf);
473575001e4SStefano Babic 	 __raw_writel(temp | 0x0FF, reg_hsc_mxt_conf);
474575001e4SStefano Babic 
475575001e4SStefano Babic 	temp = __raw_readl(reg_hsc_mxt_conf);
476575001e4SStefano Babic 	__raw_writel(temp | 0x10000, reg_hsc_mxt_conf);
477913db794SFabio Estevam #endif
478575001e4SStefano Babic 
479575001e4SStefano Babic 	ipu_base = IPU_CTRL_BASE_ADDR;
480575001e4SStefano Babic 	ipu_cpmem_base = (u32 *)(ipu_base + IPU_CPMEM_REG_BASE);
481575001e4SStefano Babic 	ipu_dc_tmpl_reg = (u32 *)(ipu_base + IPU_DC_TMPL_REG_BASE);
482575001e4SStefano Babic 
483575001e4SStefano Babic 	g_pixel_clk[0] = &pixel_clk[0];
484575001e4SStefano Babic 	g_pixel_clk[1] = &pixel_clk[1];
485575001e4SStefano Babic 
486575001e4SStefano Babic 	g_ipu_clk = &ipu_clk;
487c7430d7dSFabio Estevam #if defined(CONFIG_MX51)
488c7430d7dSFabio Estevam 	g_ipu_clk->rate = IPUV3_CLK_MX51;
489c7430d7dSFabio Estevam #elif defined(CONFIG_MX53)
490c7430d7dSFabio Estevam 	g_ipu_clk->rate = IPUV3_CLK_MX53;
491c7430d7dSFabio Estevam #else
492c7430d7dSFabio Estevam 	g_ipu_clk->rate = is_mx6sdl() ? IPUV3_CLK_MX6DL : IPUV3_CLK_MX6Q;
493c7430d7dSFabio Estevam #endif
494575001e4SStefano Babic 	debug("ipu_clk = %u\n", clk_get_rate(g_ipu_clk));
495cf65d478SEric Nelson 	g_ldb_clk = &ldb_clk;
496cf65d478SEric Nelson 	debug("ldb_clk = %u\n", clk_get_rate(g_ldb_clk));
497575001e4SStefano Babic 	ipu_reset();
498575001e4SStefano Babic 
499575001e4SStefano Babic 	clk_set_parent(g_pixel_clk[0], g_ipu_clk);
500575001e4SStefano Babic 	clk_set_parent(g_pixel_clk[1], g_ipu_clk);
501575001e4SStefano Babic 	clk_enable(g_ipu_clk);
502575001e4SStefano Babic 
503575001e4SStefano Babic 	g_di_clk[0] = NULL;
504575001e4SStefano Babic 	g_di_clk[1] = NULL;
505575001e4SStefano Babic 
506575001e4SStefano Babic 	__raw_writel(0x807FFFFF, IPU_MEM_RST);
507575001e4SStefano Babic 	while (__raw_readl(IPU_MEM_RST) & 0x80000000)
508575001e4SStefano Babic 		;
509575001e4SStefano Babic 
510575001e4SStefano Babic 	ipu_init_dc_mappings();
511575001e4SStefano Babic 
512575001e4SStefano Babic 	__raw_writel(0, IPU_INT_CTRL(5));
513575001e4SStefano Babic 	__raw_writel(0, IPU_INT_CTRL(6));
514575001e4SStefano Babic 	__raw_writel(0, IPU_INT_CTRL(9));
515575001e4SStefano Babic 	__raw_writel(0, IPU_INT_CTRL(10));
516575001e4SStefano Babic 
517575001e4SStefano Babic 	/* DMFC Init */
518575001e4SStefano Babic 	ipu_dmfc_init(DMFC_NORMAL, 1);
519575001e4SStefano Babic 
520575001e4SStefano Babic 	/* Set sync refresh channels as high priority */
521575001e4SStefano Babic 	__raw_writel(0x18800000L, IDMAC_CHA_PRI(0));
522575001e4SStefano Babic 
523575001e4SStefano Babic 	/* Set MCU_T to divide MCU access window into 2 */
524575001e4SStefano Babic 	__raw_writel(0x00400000L | (IPU_MCU_T_DEFAULT << 18), IPU_DISP_GEN);
525575001e4SStefano Babic 
526575001e4SStefano Babic 	clk_disable(g_ipu_clk);
527575001e4SStefano Babic 
528575001e4SStefano Babic 	return 0;
529575001e4SStefano Babic }
530575001e4SStefano Babic 
ipu_dump_registers(void)531575001e4SStefano Babic void ipu_dump_registers(void)
532575001e4SStefano Babic {
533575001e4SStefano Babic 	debug("IPU_CONF = \t0x%08X\n", __raw_readl(IPU_CONF));
534575001e4SStefano Babic 	debug("IDMAC_CONF = \t0x%08X\n", __raw_readl(IDMAC_CONF));
535575001e4SStefano Babic 	debug("IDMAC_CHA_EN1 = \t0x%08X\n",
536575001e4SStefano Babic 	       __raw_readl(IDMAC_CHA_EN(0)));
537575001e4SStefano Babic 	debug("IDMAC_CHA_EN2 = \t0x%08X\n",
538575001e4SStefano Babic 	       __raw_readl(IDMAC_CHA_EN(32)));
539575001e4SStefano Babic 	debug("IDMAC_CHA_PRI1 = \t0x%08X\n",
540575001e4SStefano Babic 	       __raw_readl(IDMAC_CHA_PRI(0)));
541575001e4SStefano Babic 	debug("IDMAC_CHA_PRI2 = \t0x%08X\n",
542575001e4SStefano Babic 	       __raw_readl(IDMAC_CHA_PRI(32)));
543575001e4SStefano Babic 	debug("IPU_CHA_DB_MODE_SEL0 = \t0x%08X\n",
544575001e4SStefano Babic 	       __raw_readl(IPU_CHA_DB_MODE_SEL(0)));
545575001e4SStefano Babic 	debug("IPU_CHA_DB_MODE_SEL1 = \t0x%08X\n",
546575001e4SStefano Babic 	       __raw_readl(IPU_CHA_DB_MODE_SEL(32)));
547575001e4SStefano Babic 	debug("DMFC_WR_CHAN = \t0x%08X\n",
548575001e4SStefano Babic 	       __raw_readl(DMFC_WR_CHAN));
549575001e4SStefano Babic 	debug("DMFC_WR_CHAN_DEF = \t0x%08X\n",
550575001e4SStefano Babic 	       __raw_readl(DMFC_WR_CHAN_DEF));
551575001e4SStefano Babic 	debug("DMFC_DP_CHAN = \t0x%08X\n",
552575001e4SStefano Babic 	       __raw_readl(DMFC_DP_CHAN));
553575001e4SStefano Babic 	debug("DMFC_DP_CHAN_DEF = \t0x%08X\n",
554575001e4SStefano Babic 	       __raw_readl(DMFC_DP_CHAN_DEF));
555575001e4SStefano Babic 	debug("DMFC_IC_CTRL = \t0x%08X\n",
556575001e4SStefano Babic 	       __raw_readl(DMFC_IC_CTRL));
557575001e4SStefano Babic 	debug("IPU_FS_PROC_FLOW1 = \t0x%08X\n",
558575001e4SStefano Babic 	       __raw_readl(IPU_FS_PROC_FLOW1));
559575001e4SStefano Babic 	debug("IPU_FS_PROC_FLOW2 = \t0x%08X\n",
560575001e4SStefano Babic 	       __raw_readl(IPU_FS_PROC_FLOW2));
561575001e4SStefano Babic 	debug("IPU_FS_PROC_FLOW3 = \t0x%08X\n",
562575001e4SStefano Babic 	       __raw_readl(IPU_FS_PROC_FLOW3));
563575001e4SStefano Babic 	debug("IPU_FS_DISP_FLOW1 = \t0x%08X\n",
564575001e4SStefano Babic 	       __raw_readl(IPU_FS_DISP_FLOW1));
565575001e4SStefano Babic }
566575001e4SStefano Babic 
567575001e4SStefano Babic /*
568575001e4SStefano Babic  * This function is called to initialize a logical IPU channel.
569575001e4SStefano Babic  *
570575001e4SStefano Babic  * @param       channel Input parameter for the logical channel ID to init.
571575001e4SStefano Babic  *
572575001e4SStefano Babic  * @param       params  Input parameter containing union of channel
573575001e4SStefano Babic  *                      initialization parameters.
574575001e4SStefano Babic  *
575575001e4SStefano Babic  * @return      Returns 0 on success or negative error code on fail
576575001e4SStefano Babic  */
ipu_init_channel(ipu_channel_t channel,ipu_channel_params_t * params)577575001e4SStefano Babic int32_t ipu_init_channel(ipu_channel_t channel, ipu_channel_params_t *params)
578575001e4SStefano Babic {
579575001e4SStefano Babic 	int ret = 0;
580575001e4SStefano Babic 	uint32_t ipu_conf;
581575001e4SStefano Babic 
582575001e4SStefano Babic 	debug("init channel = %d\n", IPU_CHAN_ID(channel));
583575001e4SStefano Babic 
584575001e4SStefano Babic 	if (g_ipu_clk_enabled == 0) {
585575001e4SStefano Babic 		g_ipu_clk_enabled = 1;
586575001e4SStefano Babic 		clk_enable(g_ipu_clk);
587575001e4SStefano Babic 	}
588575001e4SStefano Babic 
589575001e4SStefano Babic 
590575001e4SStefano Babic 	if (g_channel_init_mask & (1L << IPU_CHAN_ID(channel))) {
591575001e4SStefano Babic 		printf("Warning: channel already initialized %d\n",
592575001e4SStefano Babic 			IPU_CHAN_ID(channel));
593575001e4SStefano Babic 	}
594575001e4SStefano Babic 
595575001e4SStefano Babic 	ipu_conf = __raw_readl(IPU_CONF);
596575001e4SStefano Babic 
597575001e4SStefano Babic 	switch (channel) {
598575001e4SStefano Babic 	case MEM_DC_SYNC:
599575001e4SStefano Babic 		if (params->mem_dc_sync.di > 1) {
600575001e4SStefano Babic 			ret = -EINVAL;
601575001e4SStefano Babic 			goto err;
602575001e4SStefano Babic 		}
603575001e4SStefano Babic 
604575001e4SStefano Babic 		g_dc_di_assignment[1] = params->mem_dc_sync.di;
605575001e4SStefano Babic 		ipu_dc_init(1, params->mem_dc_sync.di,
606575001e4SStefano Babic 			     params->mem_dc_sync.interlaced);
607575001e4SStefano Babic 		ipu_di_use_count[params->mem_dc_sync.di]++;
608575001e4SStefano Babic 		ipu_dc_use_count++;
609575001e4SStefano Babic 		ipu_dmfc_use_count++;
610575001e4SStefano Babic 		break;
611575001e4SStefano Babic 	case MEM_BG_SYNC:
612575001e4SStefano Babic 		if (params->mem_dp_bg_sync.di > 1) {
613575001e4SStefano Babic 			ret = -EINVAL;
614575001e4SStefano Babic 			goto err;
615575001e4SStefano Babic 		}
616575001e4SStefano Babic 
617575001e4SStefano Babic 		g_dc_di_assignment[5] = params->mem_dp_bg_sync.di;
618575001e4SStefano Babic 		ipu_dp_init(channel, params->mem_dp_bg_sync.in_pixel_fmt,
619575001e4SStefano Babic 			     params->mem_dp_bg_sync.out_pixel_fmt);
620575001e4SStefano Babic 		ipu_dc_init(5, params->mem_dp_bg_sync.di,
621575001e4SStefano Babic 			     params->mem_dp_bg_sync.interlaced);
622575001e4SStefano Babic 		ipu_di_use_count[params->mem_dp_bg_sync.di]++;
623575001e4SStefano Babic 		ipu_dc_use_count++;
624575001e4SStefano Babic 		ipu_dp_use_count++;
625575001e4SStefano Babic 		ipu_dmfc_use_count++;
626575001e4SStefano Babic 		break;
627575001e4SStefano Babic 	case MEM_FG_SYNC:
628575001e4SStefano Babic 		ipu_dp_init(channel, params->mem_dp_fg_sync.in_pixel_fmt,
629575001e4SStefano Babic 			     params->mem_dp_fg_sync.out_pixel_fmt);
630575001e4SStefano Babic 
631575001e4SStefano Babic 		ipu_dc_use_count++;
632575001e4SStefano Babic 		ipu_dp_use_count++;
633575001e4SStefano Babic 		ipu_dmfc_use_count++;
634575001e4SStefano Babic 		break;
635575001e4SStefano Babic 	default:
636575001e4SStefano Babic 		printf("Missing channel initialization\n");
637575001e4SStefano Babic 		break;
638575001e4SStefano Babic 	}
639575001e4SStefano Babic 
640575001e4SStefano Babic 	/* Enable IPU sub module */
641575001e4SStefano Babic 	g_channel_init_mask |= 1L << IPU_CHAN_ID(channel);
642575001e4SStefano Babic 	if (ipu_dc_use_count == 1)
643575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DC_EN;
644575001e4SStefano Babic 	if (ipu_dp_use_count == 1)
645575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DP_EN;
646575001e4SStefano Babic 	if (ipu_dmfc_use_count == 1)
647575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DMFC_EN;
648575001e4SStefano Babic 	if (ipu_di_use_count[0] == 1) {
649575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DI0_EN;
650575001e4SStefano Babic 	}
651575001e4SStefano Babic 	if (ipu_di_use_count[1] == 1) {
652575001e4SStefano Babic 		ipu_conf |= IPU_CONF_DI1_EN;
653575001e4SStefano Babic 	}
654575001e4SStefano Babic 
655575001e4SStefano Babic 	__raw_writel(ipu_conf, IPU_CONF);
656575001e4SStefano Babic 
657575001e4SStefano Babic err:
658575001e4SStefano Babic 	return ret;
659575001e4SStefano Babic }
660575001e4SStefano Babic 
661575001e4SStefano Babic /*
662575001e4SStefano Babic  * This function is called to uninitialize a logical IPU channel.
663575001e4SStefano Babic  *
664575001e4SStefano Babic  * @param       channel Input parameter for the logical channel ID to uninit.
665575001e4SStefano Babic  */
ipu_uninit_channel(ipu_channel_t channel)666575001e4SStefano Babic void ipu_uninit_channel(ipu_channel_t channel)
667575001e4SStefano Babic {
668575001e4SStefano Babic 	uint32_t reg;
669575001e4SStefano Babic 	uint32_t in_dma, out_dma = 0;
670575001e4SStefano Babic 	uint32_t ipu_conf;
671575001e4SStefano Babic 
672575001e4SStefano Babic 	if ((g_channel_init_mask & (1L << IPU_CHAN_ID(channel))) == 0) {
673575001e4SStefano Babic 		debug("Channel already uninitialized %d\n",
674575001e4SStefano Babic 			IPU_CHAN_ID(channel));
675575001e4SStefano Babic 		return;
676575001e4SStefano Babic 	}
677575001e4SStefano Babic 
678575001e4SStefano Babic 	/*
679575001e4SStefano Babic 	 * Make sure channel is disabled
680575001e4SStefano Babic 	 * Get input and output dma channels
681575001e4SStefano Babic 	 */
682575001e4SStefano Babic 	in_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
683575001e4SStefano Babic 	out_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
684575001e4SStefano Babic 
685575001e4SStefano Babic 	if (idma_is_set(IDMAC_CHA_EN, in_dma) ||
686575001e4SStefano Babic 	    idma_is_set(IDMAC_CHA_EN, out_dma)) {
687575001e4SStefano Babic 		printf(
688575001e4SStefano Babic 			"Channel %d is not disabled, disable first\n",
689575001e4SStefano Babic 			IPU_CHAN_ID(channel));
690575001e4SStefano Babic 		return;
691575001e4SStefano Babic 	}
692575001e4SStefano Babic 
693575001e4SStefano Babic 	ipu_conf = __raw_readl(IPU_CONF);
694575001e4SStefano Babic 
695575001e4SStefano Babic 	/* Reset the double buffer */
696575001e4SStefano Babic 	reg = __raw_readl(IPU_CHA_DB_MODE_SEL(in_dma));
697575001e4SStefano Babic 	__raw_writel(reg & ~idma_mask(in_dma), IPU_CHA_DB_MODE_SEL(in_dma));
698575001e4SStefano Babic 	reg = __raw_readl(IPU_CHA_DB_MODE_SEL(out_dma));
699575001e4SStefano Babic 	__raw_writel(reg & ~idma_mask(out_dma), IPU_CHA_DB_MODE_SEL(out_dma));
700575001e4SStefano Babic 
701575001e4SStefano Babic 	switch (channel) {
702575001e4SStefano Babic 	case MEM_DC_SYNC:
703575001e4SStefano Babic 		ipu_dc_uninit(1);
704575001e4SStefano Babic 		ipu_di_use_count[g_dc_di_assignment[1]]--;
705575001e4SStefano Babic 		ipu_dc_use_count--;
706575001e4SStefano Babic 		ipu_dmfc_use_count--;
707575001e4SStefano Babic 		break;
708575001e4SStefano Babic 	case MEM_BG_SYNC:
709575001e4SStefano Babic 		ipu_dp_uninit(channel);
710575001e4SStefano Babic 		ipu_dc_uninit(5);
711575001e4SStefano Babic 		ipu_di_use_count[g_dc_di_assignment[5]]--;
712575001e4SStefano Babic 		ipu_dc_use_count--;
713575001e4SStefano Babic 		ipu_dp_use_count--;
714575001e4SStefano Babic 		ipu_dmfc_use_count--;
715575001e4SStefano Babic 		break;
716575001e4SStefano Babic 	case MEM_FG_SYNC:
717575001e4SStefano Babic 		ipu_dp_uninit(channel);
718575001e4SStefano Babic 		ipu_dc_use_count--;
719575001e4SStefano Babic 		ipu_dp_use_count--;
720575001e4SStefano Babic 		ipu_dmfc_use_count--;
721575001e4SStefano Babic 		break;
722575001e4SStefano Babic 	default:
723575001e4SStefano Babic 		break;
724575001e4SStefano Babic 	}
725575001e4SStefano Babic 
726575001e4SStefano Babic 	g_channel_init_mask &= ~(1L << IPU_CHAN_ID(channel));
727575001e4SStefano Babic 
728575001e4SStefano Babic 	if (ipu_dc_use_count == 0)
729575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DC_EN;
730575001e4SStefano Babic 	if (ipu_dp_use_count == 0)
731575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DP_EN;
732575001e4SStefano Babic 	if (ipu_dmfc_use_count == 0)
733575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DMFC_EN;
734575001e4SStefano Babic 	if (ipu_di_use_count[0] == 0) {
735575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DI0_EN;
736575001e4SStefano Babic 	}
737575001e4SStefano Babic 	if (ipu_di_use_count[1] == 0) {
738575001e4SStefano Babic 		ipu_conf &= ~IPU_CONF_DI1_EN;
739575001e4SStefano Babic 	}
740575001e4SStefano Babic 
741575001e4SStefano Babic 	__raw_writel(ipu_conf, IPU_CONF);
742575001e4SStefano Babic 
743575001e4SStefano Babic 	if (ipu_conf == 0) {
744575001e4SStefano Babic 		clk_disable(g_ipu_clk);
745575001e4SStefano Babic 		g_ipu_clk_enabled = 0;
746575001e4SStefano Babic 	}
747575001e4SStefano Babic 
748575001e4SStefano Babic }
749575001e4SStefano Babic 
ipu_ch_param_dump(int ch)750575001e4SStefano Babic static inline void ipu_ch_param_dump(int ch)
751575001e4SStefano Babic {
752575001e4SStefano Babic #ifdef DEBUG
753575001e4SStefano Babic 	struct ipu_ch_param *p = ipu_ch_param_addr(ch);
754575001e4SStefano Babic 	debug("ch %d word 0 - %08X %08X %08X %08X %08X\n", ch,
755575001e4SStefano Babic 		 p->word[0].data[0], p->word[0].data[1], p->word[0].data[2],
756575001e4SStefano Babic 		 p->word[0].data[3], p->word[0].data[4]);
757575001e4SStefano Babic 	debug("ch %d word 1 - %08X %08X %08X %08X %08X\n", ch,
758575001e4SStefano Babic 		 p->word[1].data[0], p->word[1].data[1], p->word[1].data[2],
759575001e4SStefano Babic 		 p->word[1].data[3], p->word[1].data[4]);
760575001e4SStefano Babic 	debug("PFS 0x%x, ",
761575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 85, 4));
762575001e4SStefano Babic 	debug("BPP 0x%x, ",
763575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 107, 3));
764575001e4SStefano Babic 	debug("NPB 0x%x\n",
765575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 78, 7));
766575001e4SStefano Babic 
767575001e4SStefano Babic 	debug("FW %d, ",
768575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 125, 13));
769575001e4SStefano Babic 	debug("FH %d, ",
770575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 138, 12));
771575001e4SStefano Babic 	debug("Stride %d\n",
772575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 102, 14));
773575001e4SStefano Babic 
774575001e4SStefano Babic 	debug("Width0 %d+1, ",
775575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 116, 3));
776575001e4SStefano Babic 	debug("Width1 %d+1, ",
777575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 119, 3));
778575001e4SStefano Babic 	debug("Width2 %d+1, ",
779575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 122, 3));
780575001e4SStefano Babic 	debug("Width3 %d+1, ",
781575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 125, 3));
782575001e4SStefano Babic 	debug("Offset0 %d, ",
783575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 128, 5));
784575001e4SStefano Babic 	debug("Offset1 %d, ",
785575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 133, 5));
786575001e4SStefano Babic 	debug("Offset2 %d, ",
787575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 138, 5));
788575001e4SStefano Babic 	debug("Offset3 %d\n",
789575001e4SStefano Babic 		 ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 143, 5));
790575001e4SStefano Babic #endif
791575001e4SStefano Babic }
792575001e4SStefano Babic 
ipu_ch_params_set_packing(struct ipu_ch_param * p,int red_width,int red_offset,int green_width,int green_offset,int blue_width,int blue_offset,int alpha_width,int alpha_offset)793575001e4SStefano Babic static inline void ipu_ch_params_set_packing(struct ipu_ch_param *p,
794575001e4SStefano Babic 					      int red_width, int red_offset,
795575001e4SStefano Babic 					      int green_width, int green_offset,
796575001e4SStefano Babic 					      int blue_width, int blue_offset,
797575001e4SStefano Babic 					      int alpha_width, int alpha_offset)
798575001e4SStefano Babic {
799575001e4SStefano Babic 	/* Setup red width and offset */
800575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 116, 3, red_width - 1);
801575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 128, 5, red_offset);
802575001e4SStefano Babic 	/* Setup green width and offset */
803575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 119, 3, green_width - 1);
804575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 133, 5, green_offset);
805575001e4SStefano Babic 	/* Setup blue width and offset */
806575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 122, 3, blue_width - 1);
807575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 138, 5, blue_offset);
808575001e4SStefano Babic 	/* Setup alpha width and offset */
809575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 125, 3, alpha_width - 1);
810575001e4SStefano Babic 	ipu_ch_param_set_field(p, 1, 143, 5, alpha_offset);
811575001e4SStefano Babic }
812575001e4SStefano Babic 
ipu_ch_param_init(int ch,uint32_t pixel_fmt,uint32_t width,uint32_t height,uint32_t stride,uint32_t u,uint32_t v,uint32_t uv_stride,dma_addr_t addr0,dma_addr_t addr1)813575001e4SStefano Babic static void ipu_ch_param_init(int ch,
814575001e4SStefano Babic 			      uint32_t pixel_fmt, uint32_t width,
815575001e4SStefano Babic 			      uint32_t height, uint32_t stride,
816575001e4SStefano Babic 			      uint32_t u, uint32_t v,
817575001e4SStefano Babic 			      uint32_t uv_stride, dma_addr_t addr0,
818575001e4SStefano Babic 			      dma_addr_t addr1)
819575001e4SStefano Babic {
820575001e4SStefano Babic 	uint32_t u_offset = 0;
821575001e4SStefano Babic 	uint32_t v_offset = 0;
822575001e4SStefano Babic 	struct ipu_ch_param params;
823575001e4SStefano Babic 
824575001e4SStefano Babic 	memset(&params, 0, sizeof(params));
825575001e4SStefano Babic 
826575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 0, 125, 13, width - 1);
827575001e4SStefano Babic 
828575001e4SStefano Babic 	if ((ch == 8) || (ch == 9) || (ch == 10)) {
829575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 138, 12, (height / 2) - 1);
830575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 102, 14, (stride * 2) - 1);
831575001e4SStefano Babic 	} else {
832575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 138, 12, height - 1);
833575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 102, 14, stride - 1);
834575001e4SStefano Babic 	}
835575001e4SStefano Babic 
836575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 1, 0, 29, addr0 >> 3);
837575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 1, 29, 29, addr1 >> 3);
838575001e4SStefano Babic 
839575001e4SStefano Babic 	switch (pixel_fmt) {
840575001e4SStefano Babic 	case IPU_PIX_FMT_GENERIC:
841575001e4SStefano Babic 		/*Represents 8-bit Generic data */
842575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 5);	/* bits/pixel */
843575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 6);	/* pix format */
844575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 63);	/* burst size */
845575001e4SStefano Babic 
846575001e4SStefano Babic 		break;
847575001e4SStefano Babic 	case IPU_PIX_FMT_GENERIC_32:
848575001e4SStefano Babic 		/*Represents 32-bit Generic data */
849575001e4SStefano Babic 		break;
850575001e4SStefano Babic 	case IPU_PIX_FMT_RGB565:
851575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 3);	/* bits/pixel */
852575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
853575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 15);	/* burst size */
854575001e4SStefano Babic 
855575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 5, 0, 6, 5, 5, 11, 8, 16);
856575001e4SStefano Babic 		break;
857575001e4SStefano Babic 	case IPU_PIX_FMT_BGR24:
858575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 1);	/* bits/pixel */
859575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
860575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 19);	/* burst size */
861575001e4SStefano Babic 
862575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 0, 8, 8, 8, 16, 8, 24);
863575001e4SStefano Babic 		break;
864575001e4SStefano Babic 	case IPU_PIX_FMT_RGB24:
865575001e4SStefano Babic 	case IPU_PIX_FMT_YUV444:
866575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 1);	/* bits/pixel */
867575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
868575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 19);	/* burst size */
869575001e4SStefano Babic 
870575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 16, 8, 8, 8, 0, 8, 24);
871575001e4SStefano Babic 		break;
872575001e4SStefano Babic 	case IPU_PIX_FMT_BGRA32:
873575001e4SStefano Babic 	case IPU_PIX_FMT_BGR32:
874575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 0);	/* bits/pixel */
875575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
876575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 15);	/* burst size */
877575001e4SStefano Babic 
878575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 8, 8, 16, 8, 24, 8, 0);
879575001e4SStefano Babic 		break;
880575001e4SStefano Babic 	case IPU_PIX_FMT_RGBA32:
881575001e4SStefano Babic 	case IPU_PIX_FMT_RGB32:
882575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 0);	/* bits/pixel */
883575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
884575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 15);	/* burst size */
885575001e4SStefano Babic 
886575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 24, 8, 16, 8, 8, 8, 0);
887575001e4SStefano Babic 		break;
888575001e4SStefano Babic 	case IPU_PIX_FMT_ABGR32:
889575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 0);	/* bits/pixel */
890575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 7);	/* pix format */
891575001e4SStefano Babic 
892575001e4SStefano Babic 		ipu_ch_params_set_packing(&params, 8, 0, 8, 8, 8, 16, 8, 24);
893575001e4SStefano Babic 		break;
894575001e4SStefano Babic 	case IPU_PIX_FMT_UYVY:
895575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 3);	/* bits/pixel */
896575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 0xA);	/* pix format */
897575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 15);	/* burst size */
898575001e4SStefano Babic 		break;
899575001e4SStefano Babic 	case IPU_PIX_FMT_YUYV:
900575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 0, 107, 3, 3);	/* bits/pixel */
901575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 0x8);	/* pix format */
902575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 31);	/* burst size */
903575001e4SStefano Babic 		break;
904575001e4SStefano Babic 	case IPU_PIX_FMT_YUV420P2:
905575001e4SStefano Babic 	case IPU_PIX_FMT_YUV420P:
906575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 2);	/* pix format */
907575001e4SStefano Babic 
908575001e4SStefano Babic 		if (uv_stride < stride / 2)
909575001e4SStefano Babic 			uv_stride = stride / 2;
910575001e4SStefano Babic 
911575001e4SStefano Babic 		u_offset = stride * height;
912575001e4SStefano Babic 		v_offset = u_offset + (uv_stride * height / 2);
913575001e4SStefano Babic 		/* burst size */
914575001e4SStefano Babic 		if ((ch == 8) || (ch == 9) || (ch == 10)) {
915575001e4SStefano Babic 			ipu_ch_param_set_field(&params, 1, 78, 7, 15);
916575001e4SStefano Babic 			uv_stride = uv_stride*2;
917575001e4SStefano Babic 		} else {
918575001e4SStefano Babic 			ipu_ch_param_set_field(&params, 1, 78, 7, 31);
919575001e4SStefano Babic 		}
920575001e4SStefano Babic 		break;
921575001e4SStefano Babic 	case IPU_PIX_FMT_YVU422P:
922575001e4SStefano Babic 		/* BPP & pixel format */
923575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 1);	/* pix format */
924575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 31);	/* burst size */
925575001e4SStefano Babic 
926575001e4SStefano Babic 		if (uv_stride < stride / 2)
927575001e4SStefano Babic 			uv_stride = stride / 2;
928575001e4SStefano Babic 
929575001e4SStefano Babic 		v_offset = (v == 0) ? stride * height : v;
930575001e4SStefano Babic 		u_offset = (u == 0) ? v_offset + v_offset / 2 : u;
931575001e4SStefano Babic 		break;
932575001e4SStefano Babic 	case IPU_PIX_FMT_YUV422P:
933575001e4SStefano Babic 		/* BPP & pixel format */
934575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 1);	/* pix format */
935575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 31);	/* burst size */
936575001e4SStefano Babic 
937575001e4SStefano Babic 		if (uv_stride < stride / 2)
938575001e4SStefano Babic 			uv_stride = stride / 2;
939575001e4SStefano Babic 
940575001e4SStefano Babic 		u_offset = (u == 0) ? stride * height : u;
941575001e4SStefano Babic 		v_offset = (v == 0) ? u_offset + u_offset / 2 : v;
942575001e4SStefano Babic 		break;
943575001e4SStefano Babic 	case IPU_PIX_FMT_NV12:
944575001e4SStefano Babic 		/* BPP & pixel format */
945575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 85, 4, 4);	/* pix format */
946575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 78, 7, 31);	/* burst size */
947575001e4SStefano Babic 		uv_stride = stride;
948575001e4SStefano Babic 		u_offset = (u == 0) ? stride * height : u;
949575001e4SStefano Babic 		break;
950575001e4SStefano Babic 	default:
951575001e4SStefano Babic 		puts("mxc ipu: unimplemented pixel format\n");
952575001e4SStefano Babic 		break;
953575001e4SStefano Babic 	}
954575001e4SStefano Babic 
955575001e4SStefano Babic 
956575001e4SStefano Babic 	if (uv_stride)
957575001e4SStefano Babic 		ipu_ch_param_set_field(&params, 1, 128, 14, uv_stride - 1);
958575001e4SStefano Babic 
959575001e4SStefano Babic 	/* Get the uv offset from user when need cropping */
960575001e4SStefano Babic 	if (u || v) {
961575001e4SStefano Babic 		u_offset = u;
962575001e4SStefano Babic 		v_offset = v;
963575001e4SStefano Babic 	}
964575001e4SStefano Babic 
965575001e4SStefano Babic 	/* UBO and VBO are 22-bit */
966575001e4SStefano Babic 	if (u_offset/8 > 0x3fffff)
967575001e4SStefano Babic 		puts("The value of U offset exceeds IPU limitation\n");
968575001e4SStefano Babic 	if (v_offset/8 > 0x3fffff)
969575001e4SStefano Babic 		puts("The value of V offset exceeds IPU limitation\n");
970575001e4SStefano Babic 
971575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 0, 46, 22, u_offset / 8);
972575001e4SStefano Babic 	ipu_ch_param_set_field(&params, 0, 68, 22, v_offset / 8);
973575001e4SStefano Babic 
974575001e4SStefano Babic 	debug("initializing idma ch %d @ %p\n", ch, ipu_ch_param_addr(ch));
975575001e4SStefano Babic 	memcpy(ipu_ch_param_addr(ch), &params, sizeof(params));
976575001e4SStefano Babic };
977575001e4SStefano Babic 
978575001e4SStefano Babic /*
979575001e4SStefano Babic  * This function is called to initialize a buffer for logical IPU channel.
980575001e4SStefano Babic  *
981575001e4SStefano Babic  * @param       channel         Input parameter for the logical channel ID.
982575001e4SStefano Babic  *
983575001e4SStefano Babic  * @param       type            Input parameter which buffer to initialize.
984575001e4SStefano Babic  *
985575001e4SStefano Babic  * @param       pixel_fmt       Input parameter for pixel format of buffer.
986575001e4SStefano Babic  *                              Pixel format is a FOURCC ASCII code.
987575001e4SStefano Babic  *
988575001e4SStefano Babic  * @param       width           Input parameter for width of buffer in pixels.
989575001e4SStefano Babic  *
990575001e4SStefano Babic  * @param       height          Input parameter for height of buffer in pixels.
991575001e4SStefano Babic  *
992575001e4SStefano Babic  * @param       stride          Input parameter for stride length of buffer
993575001e4SStefano Babic  *                              in pixels.
994575001e4SStefano Babic  *
995575001e4SStefano Babic  * @param       phyaddr_0       Input parameter buffer 0 physical address.
996575001e4SStefano Babic  *
997575001e4SStefano Babic  * @param       phyaddr_1       Input parameter buffer 1 physical address.
998575001e4SStefano Babic  *                              Setting this to a value other than NULL enables
999575001e4SStefano Babic  *                              double buffering mode.
1000575001e4SStefano Babic  *
1001575001e4SStefano Babic  * @param       u		private u offset for additional cropping,
1002575001e4SStefano Babic  *				zero if not used.
1003575001e4SStefano Babic  *
1004575001e4SStefano Babic  * @param       v		private v offset for additional cropping,
1005575001e4SStefano Babic  *				zero if not used.
1006575001e4SStefano Babic  *
1007575001e4SStefano Babic  * @return      Returns 0 on success or negative error code on fail
1008575001e4SStefano Babic  */
ipu_init_channel_buffer(ipu_channel_t channel,ipu_buffer_t type,uint32_t pixel_fmt,uint16_t width,uint16_t height,uint32_t stride,dma_addr_t phyaddr_0,dma_addr_t phyaddr_1,uint32_t u,uint32_t v)1009575001e4SStefano Babic int32_t ipu_init_channel_buffer(ipu_channel_t channel, ipu_buffer_t type,
1010575001e4SStefano Babic 				uint32_t pixel_fmt,
1011575001e4SStefano Babic 				uint16_t width, uint16_t height,
1012575001e4SStefano Babic 				uint32_t stride,
1013575001e4SStefano Babic 				dma_addr_t phyaddr_0, dma_addr_t phyaddr_1,
1014575001e4SStefano Babic 				uint32_t u, uint32_t v)
1015575001e4SStefano Babic {
1016575001e4SStefano Babic 	uint32_t reg;
1017575001e4SStefano Babic 	uint32_t dma_chan;
1018575001e4SStefano Babic 
1019575001e4SStefano Babic 	dma_chan = channel_2_dma(channel, type);
1020575001e4SStefano Babic 	if (!idma_is_valid(dma_chan))
1021575001e4SStefano Babic 		return -EINVAL;
1022575001e4SStefano Babic 
1023575001e4SStefano Babic 	if (stride < width * bytes_per_pixel(pixel_fmt))
1024575001e4SStefano Babic 		stride = width * bytes_per_pixel(pixel_fmt);
1025575001e4SStefano Babic 
1026575001e4SStefano Babic 	if (stride % 4) {
1027575001e4SStefano Babic 		printf(
1028575001e4SStefano Babic 			"Stride not 32-bit aligned, stride = %d\n", stride);
1029575001e4SStefano Babic 		return -EINVAL;
1030575001e4SStefano Babic 	}
1031575001e4SStefano Babic 	/* Build parameter memory data for DMA channel */
1032575001e4SStefano Babic 	ipu_ch_param_init(dma_chan, pixel_fmt, width, height, stride, u, v, 0,
1033575001e4SStefano Babic 			   phyaddr_0, phyaddr_1);
1034575001e4SStefano Babic 
1035575001e4SStefano Babic 	if (ipu_is_dmfc_chan(dma_chan)) {
1036575001e4SStefano Babic 		ipu_dmfc_set_wait4eot(dma_chan, width);
1037575001e4SStefano Babic 	}
1038575001e4SStefano Babic 
1039575001e4SStefano Babic 	if (idma_is_set(IDMAC_CHA_PRI, dma_chan))
1040575001e4SStefano Babic 		ipu_ch_param_set_high_priority(dma_chan);
1041575001e4SStefano Babic 
1042575001e4SStefano Babic 	ipu_ch_param_dump(dma_chan);
1043575001e4SStefano Babic 
1044575001e4SStefano Babic 	reg = __raw_readl(IPU_CHA_DB_MODE_SEL(dma_chan));
1045575001e4SStefano Babic 	if (phyaddr_1)
1046575001e4SStefano Babic 		reg |= idma_mask(dma_chan);
1047575001e4SStefano Babic 	else
1048575001e4SStefano Babic 		reg &= ~idma_mask(dma_chan);
1049575001e4SStefano Babic 	__raw_writel(reg, IPU_CHA_DB_MODE_SEL(dma_chan));
1050575001e4SStefano Babic 
1051575001e4SStefano Babic 	/* Reset to buffer 0 */
1052575001e4SStefano Babic 	__raw_writel(idma_mask(dma_chan), IPU_CHA_CUR_BUF(dma_chan));
1053575001e4SStefano Babic 
1054575001e4SStefano Babic 	return 0;
1055575001e4SStefano Babic }
1056575001e4SStefano Babic 
1057575001e4SStefano Babic /*
1058575001e4SStefano Babic  * This function enables a logical channel.
1059575001e4SStefano Babic  *
1060575001e4SStefano Babic  * @param       channel         Input parameter for the logical channel ID.
1061575001e4SStefano Babic  *
1062575001e4SStefano Babic  * @return      This function returns 0 on success or negative error code on
1063575001e4SStefano Babic  *              fail.
1064575001e4SStefano Babic  */
ipu_enable_channel(ipu_channel_t channel)1065575001e4SStefano Babic int32_t ipu_enable_channel(ipu_channel_t channel)
1066575001e4SStefano Babic {
1067575001e4SStefano Babic 	uint32_t reg;
1068575001e4SStefano Babic 	uint32_t in_dma;
1069575001e4SStefano Babic 	uint32_t out_dma;
1070575001e4SStefano Babic 
1071575001e4SStefano Babic 	if (g_channel_enable_mask & (1L << IPU_CHAN_ID(channel))) {
1072575001e4SStefano Babic 		printf("Warning: channel already enabled %d\n",
1073575001e4SStefano Babic 			IPU_CHAN_ID(channel));
1074575001e4SStefano Babic 	}
1075575001e4SStefano Babic 
1076575001e4SStefano Babic 	/* Get input and output dma channels */
1077575001e4SStefano Babic 	out_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
1078575001e4SStefano Babic 	in_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
1079575001e4SStefano Babic 
1080575001e4SStefano Babic 	if (idma_is_valid(in_dma)) {
1081575001e4SStefano Babic 		reg = __raw_readl(IDMAC_CHA_EN(in_dma));
1082575001e4SStefano Babic 		__raw_writel(reg | idma_mask(in_dma), IDMAC_CHA_EN(in_dma));
1083575001e4SStefano Babic 	}
1084575001e4SStefano Babic 	if (idma_is_valid(out_dma)) {
1085575001e4SStefano Babic 		reg = __raw_readl(IDMAC_CHA_EN(out_dma));
1086575001e4SStefano Babic 		__raw_writel(reg | idma_mask(out_dma), IDMAC_CHA_EN(out_dma));
1087575001e4SStefano Babic 	}
1088575001e4SStefano Babic 
1089575001e4SStefano Babic 	if ((channel == MEM_DC_SYNC) || (channel == MEM_BG_SYNC) ||
1090575001e4SStefano Babic 	    (channel == MEM_FG_SYNC))
1091575001e4SStefano Babic 		ipu_dp_dc_enable(channel);
1092575001e4SStefano Babic 
1093575001e4SStefano Babic 	g_channel_enable_mask |= 1L << IPU_CHAN_ID(channel);
1094575001e4SStefano Babic 
1095575001e4SStefano Babic 	return 0;
1096575001e4SStefano Babic }
1097575001e4SStefano Babic 
1098575001e4SStefano Babic /*
1099575001e4SStefano Babic  * This function clear buffer ready for a logical channel.
1100575001e4SStefano Babic  *
1101575001e4SStefano Babic  * @param       channel         Input parameter for the logical channel ID.
1102575001e4SStefano Babic  *
1103575001e4SStefano Babic  * @param       type            Input parameter which buffer to clear.
1104575001e4SStefano Babic  *
1105575001e4SStefano Babic  * @param       bufNum          Input parameter for which buffer number clear
1106575001e4SStefano Babic  *				ready state.
1107575001e4SStefano Babic  *
1108575001e4SStefano Babic  */
ipu_clear_buffer_ready(ipu_channel_t channel,ipu_buffer_t type,uint32_t bufNum)1109575001e4SStefano Babic void ipu_clear_buffer_ready(ipu_channel_t channel, ipu_buffer_t type,
1110575001e4SStefano Babic 		uint32_t bufNum)
1111575001e4SStefano Babic {
1112575001e4SStefano Babic 	uint32_t dma_ch = channel_2_dma(channel, type);
1113575001e4SStefano Babic 
1114575001e4SStefano Babic 	if (!idma_is_valid(dma_ch))
1115575001e4SStefano Babic 		return;
1116575001e4SStefano Babic 
1117575001e4SStefano Babic 	__raw_writel(0xF0000000, IPU_GPR); /* write one to clear */
1118575001e4SStefano Babic 	if (bufNum == 0) {
1119575001e4SStefano Babic 		if (idma_is_set(IPU_CHA_BUF0_RDY, dma_ch)) {
1120575001e4SStefano Babic 			__raw_writel(idma_mask(dma_ch),
1121575001e4SStefano Babic 					IPU_CHA_BUF0_RDY(dma_ch));
1122575001e4SStefano Babic 		}
1123575001e4SStefano Babic 	} else {
1124575001e4SStefano Babic 		if (idma_is_set(IPU_CHA_BUF1_RDY, dma_ch)) {
1125575001e4SStefano Babic 			__raw_writel(idma_mask(dma_ch),
1126575001e4SStefano Babic 					IPU_CHA_BUF1_RDY(dma_ch));
1127575001e4SStefano Babic 		}
1128575001e4SStefano Babic 	}
1129575001e4SStefano Babic 	__raw_writel(0x0, IPU_GPR); /* write one to set */
1130575001e4SStefano Babic }
1131575001e4SStefano Babic 
1132575001e4SStefano Babic /*
1133575001e4SStefano Babic  * This function disables a logical channel.
1134575001e4SStefano Babic  *
1135575001e4SStefano Babic  * @param       channel         Input parameter for the logical channel ID.
1136575001e4SStefano Babic  *
1137575001e4SStefano Babic  * @param       wait_for_stop   Flag to set whether to wait for channel end
1138575001e4SStefano Babic  *                              of frame or return immediately.
1139575001e4SStefano Babic  *
1140575001e4SStefano Babic  * @return      This function returns 0 on success or negative error code on
1141575001e4SStefano Babic  *              fail.
1142575001e4SStefano Babic  */
ipu_disable_channel(ipu_channel_t channel)1143575001e4SStefano Babic int32_t ipu_disable_channel(ipu_channel_t channel)
1144575001e4SStefano Babic {
1145575001e4SStefano Babic 	uint32_t reg;
1146575001e4SStefano Babic 	uint32_t in_dma;
1147575001e4SStefano Babic 	uint32_t out_dma;
1148575001e4SStefano Babic 
1149575001e4SStefano Babic 	if ((g_channel_enable_mask & (1L << IPU_CHAN_ID(channel))) == 0) {
1150575001e4SStefano Babic 		debug("Channel already disabled %d\n",
1151575001e4SStefano Babic 			IPU_CHAN_ID(channel));
1152575001e4SStefano Babic 		return 0;
1153575001e4SStefano Babic 	}
1154575001e4SStefano Babic 
1155575001e4SStefano Babic 	/* Get input and output dma channels */
1156575001e4SStefano Babic 	out_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
1157575001e4SStefano Babic 	in_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
1158575001e4SStefano Babic 
1159575001e4SStefano Babic 	if ((idma_is_valid(in_dma) &&
1160575001e4SStefano Babic 		!idma_is_set(IDMAC_CHA_EN, in_dma))
1161575001e4SStefano Babic 		&& (idma_is_valid(out_dma) &&
1162575001e4SStefano Babic 		!idma_is_set(IDMAC_CHA_EN, out_dma)))
1163575001e4SStefano Babic 		return -EINVAL;
1164575001e4SStefano Babic 
1165575001e4SStefano Babic 	if ((channel == MEM_BG_SYNC) || (channel == MEM_FG_SYNC) ||
1166575001e4SStefano Babic 	    (channel == MEM_DC_SYNC)) {
1167575001e4SStefano Babic 		ipu_dp_dc_disable(channel, 0);
1168575001e4SStefano Babic 	}
1169575001e4SStefano Babic 
1170575001e4SStefano Babic 	/* Disable DMA channel(s) */
1171575001e4SStefano Babic 	if (idma_is_valid(in_dma)) {
1172575001e4SStefano Babic 		reg = __raw_readl(IDMAC_CHA_EN(in_dma));
1173575001e4SStefano Babic 		__raw_writel(reg & ~idma_mask(in_dma), IDMAC_CHA_EN(in_dma));
1174575001e4SStefano Babic 		__raw_writel(idma_mask(in_dma), IPU_CHA_CUR_BUF(in_dma));
1175575001e4SStefano Babic 	}
1176575001e4SStefano Babic 	if (idma_is_valid(out_dma)) {
1177575001e4SStefano Babic 		reg = __raw_readl(IDMAC_CHA_EN(out_dma));
1178575001e4SStefano Babic 		__raw_writel(reg & ~idma_mask(out_dma), IDMAC_CHA_EN(out_dma));
1179575001e4SStefano Babic 		__raw_writel(idma_mask(out_dma), IPU_CHA_CUR_BUF(out_dma));
1180575001e4SStefano Babic 	}
1181575001e4SStefano Babic 
1182575001e4SStefano Babic 	g_channel_enable_mask &= ~(1L << IPU_CHAN_ID(channel));
1183575001e4SStefano Babic 
1184575001e4SStefano Babic 	/* Set channel buffers NOT to be ready */
1185575001e4SStefano Babic 	if (idma_is_valid(in_dma)) {
1186575001e4SStefano Babic 		ipu_clear_buffer_ready(channel, IPU_VIDEO_IN_BUFFER, 0);
1187575001e4SStefano Babic 		ipu_clear_buffer_ready(channel, IPU_VIDEO_IN_BUFFER, 1);
1188575001e4SStefano Babic 	}
1189575001e4SStefano Babic 	if (idma_is_valid(out_dma)) {
1190575001e4SStefano Babic 		ipu_clear_buffer_ready(channel, IPU_OUTPUT_BUFFER, 0);
1191575001e4SStefano Babic 		ipu_clear_buffer_ready(channel, IPU_OUTPUT_BUFFER, 1);
1192575001e4SStefano Babic 	}
1193575001e4SStefano Babic 
1194575001e4SStefano Babic 	return 0;
1195575001e4SStefano Babic }
1196575001e4SStefano Babic 
bytes_per_pixel(uint32_t fmt)1197575001e4SStefano Babic uint32_t bytes_per_pixel(uint32_t fmt)
1198575001e4SStefano Babic {
1199575001e4SStefano Babic 	switch (fmt) {
1200575001e4SStefano Babic 	case IPU_PIX_FMT_GENERIC:	/*generic data */
1201575001e4SStefano Babic 	case IPU_PIX_FMT_RGB332:
1202575001e4SStefano Babic 	case IPU_PIX_FMT_YUV420P:
1203575001e4SStefano Babic 	case IPU_PIX_FMT_YUV422P:
1204575001e4SStefano Babic 		return 1;
1205575001e4SStefano Babic 		break;
1206575001e4SStefano Babic 	case IPU_PIX_FMT_RGB565:
1207575001e4SStefano Babic 	case IPU_PIX_FMT_YUYV:
1208575001e4SStefano Babic 	case IPU_PIX_FMT_UYVY:
1209575001e4SStefano Babic 		return 2;
1210575001e4SStefano Babic 		break;
1211575001e4SStefano Babic 	case IPU_PIX_FMT_BGR24:
1212575001e4SStefano Babic 	case IPU_PIX_FMT_RGB24:
1213575001e4SStefano Babic 		return 3;
1214575001e4SStefano Babic 		break;
1215575001e4SStefano Babic 	case IPU_PIX_FMT_GENERIC_32:	/*generic data */
1216575001e4SStefano Babic 	case IPU_PIX_FMT_BGR32:
1217575001e4SStefano Babic 	case IPU_PIX_FMT_BGRA32:
1218575001e4SStefano Babic 	case IPU_PIX_FMT_RGB32:
1219575001e4SStefano Babic 	case IPU_PIX_FMT_RGBA32:
1220575001e4SStefano Babic 	case IPU_PIX_FMT_ABGR32:
1221575001e4SStefano Babic 		return 4;
1222575001e4SStefano Babic 		break;
1223575001e4SStefano Babic 	default:
1224575001e4SStefano Babic 		return 1;
1225575001e4SStefano Babic 		break;
1226575001e4SStefano Babic 	}
1227575001e4SStefano Babic 	return 0;
1228575001e4SStefano Babic }
1229575001e4SStefano Babic 
format_to_colorspace(uint32_t fmt)1230575001e4SStefano Babic ipu_color_space_t format_to_colorspace(uint32_t fmt)
1231575001e4SStefano Babic {
1232575001e4SStefano Babic 	switch (fmt) {
1233575001e4SStefano Babic 	case IPU_PIX_FMT_RGB666:
1234575001e4SStefano Babic 	case IPU_PIX_FMT_RGB565:
1235575001e4SStefano Babic 	case IPU_PIX_FMT_BGR24:
1236575001e4SStefano Babic 	case IPU_PIX_FMT_RGB24:
1237575001e4SStefano Babic 	case IPU_PIX_FMT_BGR32:
1238575001e4SStefano Babic 	case IPU_PIX_FMT_BGRA32:
1239575001e4SStefano Babic 	case IPU_PIX_FMT_RGB32:
1240575001e4SStefano Babic 	case IPU_PIX_FMT_RGBA32:
1241575001e4SStefano Babic 	case IPU_PIX_FMT_ABGR32:
1242575001e4SStefano Babic 	case IPU_PIX_FMT_LVDS666:
1243575001e4SStefano Babic 	case IPU_PIX_FMT_LVDS888:
1244575001e4SStefano Babic 		return RGB;
1245575001e4SStefano Babic 		break;
1246575001e4SStefano Babic 
1247575001e4SStefano Babic 	default:
1248575001e4SStefano Babic 		return YCbCr;
1249575001e4SStefano Babic 		break;
1250575001e4SStefano Babic 	}
1251575001e4SStefano Babic 	return RGB;
1252575001e4SStefano Babic }
1253cb9f8e6aSHeiko Schocher 
1254cb9f8e6aSHeiko Schocher /* should be removed when clk framework is availiable */
ipu_set_ldb_clock(int rate)1255cb9f8e6aSHeiko Schocher int ipu_set_ldb_clock(int rate)
1256cb9f8e6aSHeiko Schocher {
1257cb9f8e6aSHeiko Schocher 	ldb_clk.rate = rate;
1258cb9f8e6aSHeiko Schocher 
1259cb9f8e6aSHeiko Schocher 	return 0;
1260cb9f8e6aSHeiko Schocher }
1261f8ba7f27SAnatolij Gustschin 
ipu_clk_enabled(void)1262f8ba7f27SAnatolij Gustschin bool ipu_clk_enabled(void)
1263f8ba7f27SAnatolij Gustschin {
1264f8ba7f27SAnatolij Gustschin 	return g_ipu_clk_enabled;
1265f8ba7f27SAnatolij Gustschin }
1266