1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2bffbb2a8STom Rix /*
3bffbb2a8STom Rix * Copyright (c) 2009 Wind River Systems, Inc.
4bffbb2a8STom Rix * Tom Rix <Tom.Rix@windriver.com>
5bffbb2a8STom Rix *
6bffbb2a8STom Rix * This is file is based on
7bffbb2a8STom Rix * repository git.gitorious.org/u-boot-omap3/mainline.git,
8bffbb2a8STom Rix * branch omap3-dev-usb, file drivers/usb/gadget/twl4030_usb.c
9bffbb2a8STom Rix *
10bffbb2a8STom Rix * This is the unique part of its copyright :
11bffbb2a8STom Rix *
12bffbb2a8STom Rix * ------------------------------------------------------------------------
13bffbb2a8STom Rix *
14bffbb2a8STom Rix * * (C) Copyright 2009 Atin Malaviya (atin.malaviya@gmail.com)
15bffbb2a8STom Rix *
16bffbb2a8STom Rix * Based on: twl4030_usb.c in linux 2.6 (drivers/i2c/chips/twl4030_usb.c)
17bffbb2a8STom Rix * Copyright (C) 2004-2007 Texas Instruments
18bffbb2a8STom Rix * Copyright (C) 2008 Nokia Corporation
19bffbb2a8STom Rix * Contact: Felipe Balbi <felipe.balbi@nokia.com>
20bffbb2a8STom Rix *
21bffbb2a8STom Rix * Author: Atin Malaviya (atin.malaviya@gmail.com)
22bffbb2a8STom Rix *
23bffbb2a8STom Rix * ------------------------------------------------------------------------
24bffbb2a8STom Rix */
25bffbb2a8STom Rix
26bffbb2a8STom Rix #include <twl4030.h>
27bffbb2a8STom Rix
28bffbb2a8STom Rix /* Defines for bits in registers */
29bffbb2a8STom Rix #define OPMODE_MASK (3 << 3)
30bffbb2a8STom Rix #define XCVRSELECT_MASK (3 << 0)
31bffbb2a8STom Rix #define CARKITMODE (1 << 2)
32bffbb2a8STom Rix #define OTG_ENAB (1 << 5)
33bffbb2a8STom Rix #define PHYPWD (1 << 0)
34bffbb2a8STom Rix #define CLOCKGATING_EN (1 << 2)
35bffbb2a8STom Rix #define CLK32K_EN (1 << 1)
36bffbb2a8STom Rix #define REQ_PHY_DPLL_CLK (1 << 0)
37bffbb2a8STom Rix #define PHY_DPLL_CLK (1 << 0)
38bffbb2a8STom Rix
twl4030_usb_write(u8 address,u8 data)39bffbb2a8STom Rix static int twl4030_usb_write(u8 address, u8 data)
40bffbb2a8STom Rix {
41bffbb2a8STom Rix int ret;
42bffbb2a8STom Rix
430208aaf6SNishanth Menon ret = twl4030_i2c_write_u8(TWL4030_CHIP_USB, address, data);
44bffbb2a8STom Rix if (ret != 0)
45bffbb2a8STom Rix printf("TWL4030:USB:Write[0x%x] Error %d\n", address, ret);
46bffbb2a8STom Rix
47bffbb2a8STom Rix return ret;
48bffbb2a8STom Rix }
49bffbb2a8STom Rix
twl4030_usb_read(u8 address)50bffbb2a8STom Rix static int twl4030_usb_read(u8 address)
51bffbb2a8STom Rix {
52bffbb2a8STom Rix u8 data;
53bffbb2a8STom Rix int ret;
54bffbb2a8STom Rix
55b29c2f0cSNishanth Menon ret = twl4030_i2c_read_u8(TWL4030_CHIP_USB, address, &data);
56bffbb2a8STom Rix if (ret == 0)
57bffbb2a8STom Rix ret = data;
58bffbb2a8STom Rix else
59bffbb2a8STom Rix printf("TWL4030:USB:Read[0x%x] Error %d\n", address, ret);
60bffbb2a8STom Rix
61bffbb2a8STom Rix return ret;
62bffbb2a8STom Rix }
63bffbb2a8STom Rix
twl4030_usb_ldo_init(void)64bffbb2a8STom Rix static void twl4030_usb_ldo_init(void)
65bffbb2a8STom Rix {
66bffbb2a8STom Rix /* Enable writing to power configuration registers */
670208aaf6SNishanth Menon twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
680208aaf6SNishanth Menon TWL4030_PM_MASTER_PROTECT_KEY, 0xC0);
690208aaf6SNishanth Menon twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
700208aaf6SNishanth Menon TWL4030_PM_MASTER_PROTECT_KEY, 0x0C);
71bffbb2a8STom Rix
72bffbb2a8STom Rix /* put VUSB3V1 LDO in active state */
730208aaf6SNishanth Menon twl4030_i2c_write_u8(TWL4030_CHIP_PM_RECEIVER,
740208aaf6SNishanth Menon TWL4030_PM_RECEIVER_VUSB_DEDICATED2, 0x00);
75bffbb2a8STom Rix
76bffbb2a8STom Rix /* input to VUSB3V1 LDO is from VBAT, not VBUS */
770208aaf6SNishanth Menon twl4030_i2c_write_u8(TWL4030_CHIP_PM_RECEIVER,
780208aaf6SNishanth Menon TWL4030_PM_RECEIVER_VUSB_DEDICATED1, 0x14);
79bffbb2a8STom Rix
80bffbb2a8STom Rix /* turn on 3.1V regulator */
810208aaf6SNishanth Menon twl4030_i2c_write_u8(TWL4030_CHIP_PM_RECEIVER,
820208aaf6SNishanth Menon TWL4030_PM_RECEIVER_VUSB3V1_DEV_GRP, 0x20);
830208aaf6SNishanth Menon twl4030_i2c_write_u8(TWL4030_CHIP_PM_RECEIVER,
840208aaf6SNishanth Menon TWL4030_PM_RECEIVER_VUSB3V1_TYPE, 0x00);
85bffbb2a8STom Rix
86bffbb2a8STom Rix /* turn on 1.5V regulator */
870208aaf6SNishanth Menon twl4030_i2c_write_u8(TWL4030_CHIP_PM_RECEIVER,
880208aaf6SNishanth Menon TWL4030_PM_RECEIVER_VUSB1V5_DEV_GRP, 0x20);
890208aaf6SNishanth Menon twl4030_i2c_write_u8(TWL4030_CHIP_PM_RECEIVER,
900208aaf6SNishanth Menon TWL4030_PM_RECEIVER_VUSB1V5_TYPE, 0x00);
91bffbb2a8STom Rix
92bffbb2a8STom Rix /* turn on 1.8V regulator */
930208aaf6SNishanth Menon twl4030_i2c_write_u8(TWL4030_CHIP_PM_RECEIVER,
940208aaf6SNishanth Menon TWL4030_PM_RECEIVER_VUSB1V8_DEV_GRP, 0x20);
950208aaf6SNishanth Menon twl4030_i2c_write_u8(TWL4030_CHIP_PM_RECEIVER,
960208aaf6SNishanth Menon TWL4030_PM_RECEIVER_VUSB1V8_TYPE, 0x00);
97bffbb2a8STom Rix
98bffbb2a8STom Rix /* disable access to power configuration registers */
990208aaf6SNishanth Menon twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
1000208aaf6SNishanth Menon TWL4030_PM_MASTER_PROTECT_KEY, 0x00);
101bffbb2a8STom Rix }
102bffbb2a8STom Rix
twl4030_phy_power(void)103bffbb2a8STom Rix static void twl4030_phy_power(void)
104bffbb2a8STom Rix {
105bffbb2a8STom Rix u8 pwr, clk;
106bffbb2a8STom Rix
107bffbb2a8STom Rix /* Power the PHY */
108bffbb2a8STom Rix pwr = twl4030_usb_read(TWL4030_USB_PHY_PWR_CTRL);
109bffbb2a8STom Rix pwr &= ~PHYPWD;
110bffbb2a8STom Rix twl4030_usb_write(TWL4030_USB_PHY_PWR_CTRL, pwr);
111bffbb2a8STom Rix /* Enable clocks */
112bffbb2a8STom Rix clk = twl4030_usb_read(TWL4030_USB_PHY_CLK_CTRL);
113bffbb2a8STom Rix clk |= CLOCKGATING_EN | CLK32K_EN;
114bffbb2a8STom Rix twl4030_usb_write(TWL4030_USB_PHY_CLK_CTRL, clk);
115bffbb2a8STom Rix }
116bffbb2a8STom Rix
117bffbb2a8STom Rix /*
118bffbb2a8STom Rix * Initiaze the ULPI interface
119bffbb2a8STom Rix * ULPI : Universal Transceiver Macrocell Low Pin Interface
120bffbb2a8STom Rix * An interface between the USB link controller like musb and the
121bffbb2a8STom Rix * the PHY or transceiver that drives the actual bus.
122bffbb2a8STom Rix */
twl4030_usb_ulpi_init(void)123bffbb2a8STom Rix int twl4030_usb_ulpi_init(void)
124bffbb2a8STom Rix {
125bffbb2a8STom Rix long timeout = 1000 * 1000; /* 1 sec */;
126bffbb2a8STom Rix u8 clk, sts, pwr;
127bffbb2a8STom Rix
128bffbb2a8STom Rix /* twl4030 ldo init */
129bffbb2a8STom Rix twl4030_usb_ldo_init();
130bffbb2a8STom Rix
131bffbb2a8STom Rix /* Enable the twl4030 phy */
132bffbb2a8STom Rix twl4030_phy_power();
133bffbb2a8STom Rix
134bffbb2a8STom Rix /* Enable DPLL to access PHY registers over I2C */
135bffbb2a8STom Rix clk = twl4030_usb_read(TWL4030_USB_PHY_CLK_CTRL);
136bffbb2a8STom Rix clk |= REQ_PHY_DPLL_CLK;
137bffbb2a8STom Rix twl4030_usb_write(TWL4030_USB_PHY_CLK_CTRL, clk);
138bffbb2a8STom Rix
139bffbb2a8STom Rix /* Check if the PHY DPLL is locked */
140bffbb2a8STom Rix sts = twl4030_usb_read(TWL4030_USB_PHY_CLK_CTRL_STS);
141bffbb2a8STom Rix while (!(sts & PHY_DPLL_CLK) && 0 < timeout) {
142bffbb2a8STom Rix udelay(10);
143bffbb2a8STom Rix sts = twl4030_usb_read(TWL4030_USB_PHY_CLK_CTRL_STS);
144bffbb2a8STom Rix timeout -= 10;
145bffbb2a8STom Rix }
146bffbb2a8STom Rix
147bffbb2a8STom Rix /* Final check */
148bffbb2a8STom Rix sts = twl4030_usb_read(TWL4030_USB_PHY_CLK_CTRL_STS);
149bffbb2a8STom Rix if (!(sts & PHY_DPLL_CLK)) {
150bffbb2a8STom Rix printf("Error:TWL4030:USB Timeout setting PHY DPLL clock\n");
151bffbb2a8STom Rix return -1;
152bffbb2a8STom Rix }
153bffbb2a8STom Rix
154bffbb2a8STom Rix /*
155bffbb2a8STom Rix * There are two circuit blocks attached to the PHY,
156bffbb2a8STom Rix * Carkit and USB OTG. Disable Carkit and enable USB OTG
157bffbb2a8STom Rix */
158bffbb2a8STom Rix twl4030_usb_write(TWL4030_USB_IFC_CTRL_CLR, CARKITMODE);
159bffbb2a8STom Rix pwr = twl4030_usb_read(TWL4030_USB_POWER_CTRL);
160bffbb2a8STom Rix pwr |= OTG_ENAB;
161bffbb2a8STom Rix twl4030_usb_write(TWL4030_USB_POWER_CTRL_SET, pwr);
162bffbb2a8STom Rix
163bffbb2a8STom Rix /* Clear the opmode bits to ensure normal encode */
164bffbb2a8STom Rix twl4030_usb_write(TWL4030_USB_FUNC_CTRL_CLR, OPMODE_MASK);
165bffbb2a8STom Rix
166bffbb2a8STom Rix /* Clear the xcvrselect bits to enable the high speed transeiver */
167bffbb2a8STom Rix twl4030_usb_write(TWL4030_USB_FUNC_CTRL_CLR, XCVRSELECT_MASK);
168bffbb2a8STom Rix
169bffbb2a8STom Rix /* Let ULPI control the DPLL clock */
170bffbb2a8STom Rix clk = twl4030_usb_read(TWL4030_USB_PHY_CLK_CTRL);
171bffbb2a8STom Rix clk &= ~REQ_PHY_DPLL_CLK;
172bffbb2a8STom Rix twl4030_usb_write(TWL4030_USB_PHY_CLK_CTRL, clk);
173bffbb2a8STom Rix
174bffbb2a8STom Rix return 0;
175bffbb2a8STom Rix }
176