183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0 228a15ef7SHans de Goede /* 328a15ef7SHans de Goede * Allwinner SUNXI "glue layer" 428a15ef7SHans de Goede * 528a15ef7SHans de Goede * Copyright © 2015 Hans de Goede <hdegoede@redhat.com> 628a15ef7SHans de Goede * Copyright © 2013 Jussi Kivilinna <jussi.kivilinna@iki.fi> 728a15ef7SHans de Goede * 828a15ef7SHans de Goede * Based on the sw_usb "Allwinner OTG Dual Role Controller" code. 928a15ef7SHans de Goede * Copyright 2007-2012 (C) Allwinner Technology Co., Ltd. 1028a15ef7SHans de Goede * javen <javen@allwinnertech.com> 1128a15ef7SHans de Goede * 1228a15ef7SHans de Goede * Based on the DA8xx "glue layer" code. 1328a15ef7SHans de Goede * Copyright (c) 2008-2009 MontaVista Software, Inc. <source@mvista.com> 1428a15ef7SHans de Goede * Copyright (C) 2005-2006 by Texas Instruments 1528a15ef7SHans de Goede * 1628a15ef7SHans de Goede * This file is part of the Inventra Controller Driver for Linux. 1728a15ef7SHans de Goede */ 1828a15ef7SHans de Goede #include <common.h> 199d922450SSimon Glass #include <dm.h> 20dd322817SJagan Teki #include <generic-phy.h> 21dd322817SJagan Teki #include <phy-sun4i-usb.h> 2228a15ef7SHans de Goede #include <asm/arch/cpu.h> 23375de017SHans de Goede #include <asm/arch/clock.h> 2452defe8fSHans de Goede #include <asm/arch/gpio.h> 2552defe8fSHans de Goede #include <asm-generic/gpio.h> 2691183babSHans de Goede #include <dm/lists.h> 2791183babSHans de Goede #include <dm/root.h> 28d42faf31SHans de Goede #include <linux/usb/musb.h> 2928a15ef7SHans de Goede #include "linux-compat.h" 3028a15ef7SHans de Goede #include "musb_core.h" 3191183babSHans de Goede #include "musb_uboot.h" 3228a15ef7SHans de Goede 3328a15ef7SHans de Goede /****************************************************************************** 3428a15ef7SHans de Goede ****************************************************************************** 3528a15ef7SHans de Goede * From the Allwinner driver 3628a15ef7SHans de Goede ****************************************************************************** 3728a15ef7SHans de Goede ******************************************************************************/ 3828a15ef7SHans de Goede 3928a15ef7SHans de Goede /****************************************************************************** 4028a15ef7SHans de Goede * From include/sunxi_usb_bsp.h 4128a15ef7SHans de Goede ******************************************************************************/ 4228a15ef7SHans de Goede 4328a15ef7SHans de Goede /* reg offsets */ 4428a15ef7SHans de Goede #define USBC_REG_o_ISCR 0x0400 4528a15ef7SHans de Goede #define USBC_REG_o_PHYCTL 0x0404 4628a15ef7SHans de Goede #define USBC_REG_o_PHYBIST 0x0408 4728a15ef7SHans de Goede #define USBC_REG_o_PHYTUNE 0x040c 4828a15ef7SHans de Goede 4928a15ef7SHans de Goede #define USBC_REG_o_VEND0 0x0043 5028a15ef7SHans de Goede 5128a15ef7SHans de Goede /* Interface Status and Control */ 5228a15ef7SHans de Goede #define USBC_BP_ISCR_VBUS_VALID_FROM_DATA 30 5328a15ef7SHans de Goede #define USBC_BP_ISCR_VBUS_VALID_FROM_VBUS 29 5428a15ef7SHans de Goede #define USBC_BP_ISCR_EXT_ID_STATUS 28 5528a15ef7SHans de Goede #define USBC_BP_ISCR_EXT_DM_STATUS 27 5628a15ef7SHans de Goede #define USBC_BP_ISCR_EXT_DP_STATUS 26 5728a15ef7SHans de Goede #define USBC_BP_ISCR_MERGED_VBUS_STATUS 25 5828a15ef7SHans de Goede #define USBC_BP_ISCR_MERGED_ID_STATUS 24 5928a15ef7SHans de Goede 6028a15ef7SHans de Goede #define USBC_BP_ISCR_ID_PULLUP_EN 17 6128a15ef7SHans de Goede #define USBC_BP_ISCR_DPDM_PULLUP_EN 16 6228a15ef7SHans de Goede #define USBC_BP_ISCR_FORCE_ID 14 6328a15ef7SHans de Goede #define USBC_BP_ISCR_FORCE_VBUS_VALID 12 6428a15ef7SHans de Goede #define USBC_BP_ISCR_VBUS_VALID_SRC 10 6528a15ef7SHans de Goede 6628a15ef7SHans de Goede #define USBC_BP_ISCR_HOSC_EN 7 6728a15ef7SHans de Goede #define USBC_BP_ISCR_VBUS_CHANGE_DETECT 6 6828a15ef7SHans de Goede #define USBC_BP_ISCR_ID_CHANGE_DETECT 5 6928a15ef7SHans de Goede #define USBC_BP_ISCR_DPDM_CHANGE_DETECT 4 7028a15ef7SHans de Goede #define USBC_BP_ISCR_IRQ_ENABLE 3 7128a15ef7SHans de Goede #define USBC_BP_ISCR_VBUS_CHANGE_DETECT_EN 2 7228a15ef7SHans de Goede #define USBC_BP_ISCR_ID_CHANGE_DETECT_EN 1 7328a15ef7SHans de Goede #define USBC_BP_ISCR_DPDM_CHANGE_DETECT_EN 0 7428a15ef7SHans de Goede 7528a15ef7SHans de Goede /****************************************************************************** 7628a15ef7SHans de Goede * From usbc/usbc.c 7728a15ef7SHans de Goede ******************************************************************************/ 7828a15ef7SHans de Goede 7997202dd6SJagan Teki struct sunxi_musb_config { 8097202dd6SJagan Teki struct musb_hdrc_config *config; 819d12a82eSJagan Teki u8 rst_bit; 829d12a82eSJagan Teki u8 clkgate_bit; 8397202dd6SJagan Teki }; 8497202dd6SJagan Teki 85831cc98bSJagan Teki struct sunxi_glue { 86831cc98bSJagan Teki struct musb_host_data mdata; 87831cc98bSJagan Teki struct sunxi_ccm_reg *ccm; 8897202dd6SJagan Teki struct sunxi_musb_config *cfg; 89831cc98bSJagan Teki struct device dev; 90*622fd2b9SJagan Teki struct phy phy; 91831cc98bSJagan Teki }; 92831cc98bSJagan Teki #define to_sunxi_glue(d) container_of(d, struct sunxi_glue, dev) 93831cc98bSJagan Teki 9428a15ef7SHans de Goede static u32 USBC_WakeUp_ClearChangeDetect(u32 reg_val) 9528a15ef7SHans de Goede { 9628a15ef7SHans de Goede u32 temp = reg_val; 9728a15ef7SHans de Goede 985c5fe883SJagan Teki temp &= ~BIT(USBC_BP_ISCR_VBUS_CHANGE_DETECT); 995c5fe883SJagan Teki temp &= ~BIT(USBC_BP_ISCR_ID_CHANGE_DETECT); 1005c5fe883SJagan Teki temp &= ~BIT(USBC_BP_ISCR_DPDM_CHANGE_DETECT); 10128a15ef7SHans de Goede 10228a15ef7SHans de Goede return temp; 10328a15ef7SHans de Goede } 10428a15ef7SHans de Goede 10528a15ef7SHans de Goede static void USBC_EnableIdPullUp(__iomem void *base) 10628a15ef7SHans de Goede { 10728a15ef7SHans de Goede u32 reg_val; 10828a15ef7SHans de Goede 10928a15ef7SHans de Goede reg_val = musb_readl(base, USBC_REG_o_ISCR); 1105c5fe883SJagan Teki reg_val |= BIT(USBC_BP_ISCR_ID_PULLUP_EN); 11128a15ef7SHans de Goede reg_val = USBC_WakeUp_ClearChangeDetect(reg_val); 11228a15ef7SHans de Goede musb_writel(base, USBC_REG_o_ISCR, reg_val); 11328a15ef7SHans de Goede } 11428a15ef7SHans de Goede 11528a15ef7SHans de Goede static void USBC_EnableDpDmPullUp(__iomem void *base) 11628a15ef7SHans de Goede { 11728a15ef7SHans de Goede u32 reg_val; 11828a15ef7SHans de Goede 11928a15ef7SHans de Goede reg_val = musb_readl(base, USBC_REG_o_ISCR); 1205c5fe883SJagan Teki reg_val |= BIT(USBC_BP_ISCR_DPDM_PULLUP_EN); 12128a15ef7SHans de Goede reg_val = USBC_WakeUp_ClearChangeDetect(reg_val); 12228a15ef7SHans de Goede musb_writel(base, USBC_REG_o_ISCR, reg_val); 12328a15ef7SHans de Goede } 12428a15ef7SHans de Goede 12528a15ef7SHans de Goede static void USBC_ForceIdToLow(__iomem void *base) 12628a15ef7SHans de Goede { 12728a15ef7SHans de Goede u32 reg_val; 12828a15ef7SHans de Goede 12928a15ef7SHans de Goede reg_val = musb_readl(base, USBC_REG_o_ISCR); 13028a15ef7SHans de Goede reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_ID); 13128a15ef7SHans de Goede reg_val |= (0x02 << USBC_BP_ISCR_FORCE_ID); 13228a15ef7SHans de Goede reg_val = USBC_WakeUp_ClearChangeDetect(reg_val); 13328a15ef7SHans de Goede musb_writel(base, USBC_REG_o_ISCR, reg_val); 13428a15ef7SHans de Goede } 13528a15ef7SHans de Goede 13628a15ef7SHans de Goede static void USBC_ForceIdToHigh(__iomem void *base) 13728a15ef7SHans de Goede { 13828a15ef7SHans de Goede u32 reg_val; 13928a15ef7SHans de Goede 14028a15ef7SHans de Goede reg_val = musb_readl(base, USBC_REG_o_ISCR); 14128a15ef7SHans de Goede reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_ID); 14228a15ef7SHans de Goede reg_val |= (0x03 << USBC_BP_ISCR_FORCE_ID); 14328a15ef7SHans de Goede reg_val = USBC_WakeUp_ClearChangeDetect(reg_val); 14428a15ef7SHans de Goede musb_writel(base, USBC_REG_o_ISCR, reg_val); 14528a15ef7SHans de Goede } 14628a15ef7SHans de Goede 147e1abfa43SHans de Goede static void USBC_ForceVbusValidToLow(__iomem void *base) 148e1abfa43SHans de Goede { 149e1abfa43SHans de Goede u32 reg_val; 150e1abfa43SHans de Goede 151e1abfa43SHans de Goede reg_val = musb_readl(base, USBC_REG_o_ISCR); 152e1abfa43SHans de Goede reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID); 153e1abfa43SHans de Goede reg_val |= (0x02 << USBC_BP_ISCR_FORCE_VBUS_VALID); 154e1abfa43SHans de Goede reg_val = USBC_WakeUp_ClearChangeDetect(reg_val); 155e1abfa43SHans de Goede musb_writel(base, USBC_REG_o_ISCR, reg_val); 156e1abfa43SHans de Goede } 157e1abfa43SHans de Goede 15828a15ef7SHans de Goede static void USBC_ForceVbusValidToHigh(__iomem void *base) 15928a15ef7SHans de Goede { 16028a15ef7SHans de Goede u32 reg_val; 16128a15ef7SHans de Goede 16228a15ef7SHans de Goede reg_val = musb_readl(base, USBC_REG_o_ISCR); 16328a15ef7SHans de Goede reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID); 16428a15ef7SHans de Goede reg_val |= (0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID); 16528a15ef7SHans de Goede reg_val = USBC_WakeUp_ClearChangeDetect(reg_val); 16628a15ef7SHans de Goede musb_writel(base, USBC_REG_o_ISCR, reg_val); 16728a15ef7SHans de Goede } 16828a15ef7SHans de Goede 16928a15ef7SHans de Goede static void USBC_ConfigFIFO_Base(void) 17028a15ef7SHans de Goede { 17128a15ef7SHans de Goede u32 reg_value; 17228a15ef7SHans de Goede 17328a15ef7SHans de Goede /* config usb fifo, 8kb mode */ 17428a15ef7SHans de Goede reg_value = readl(SUNXI_SRAMC_BASE + 0x04); 17528a15ef7SHans de Goede reg_value &= ~(0x03 << 0); 1765c5fe883SJagan Teki reg_value |= BIT(0); 17728a15ef7SHans de Goede writel(reg_value, SUNXI_SRAMC_BASE + 0x04); 17828a15ef7SHans de Goede } 17928a15ef7SHans de Goede 18028a15ef7SHans de Goede /****************************************************************************** 1816047a3a9SSiarhei Siamashka * Needed for the DFU polling magic 1826047a3a9SSiarhei Siamashka ******************************************************************************/ 1836047a3a9SSiarhei Siamashka 1846047a3a9SSiarhei Siamashka static u8 last_int_usb; 1856047a3a9SSiarhei Siamashka 1866047a3a9SSiarhei Siamashka bool dfu_usb_get_reset(void) 1876047a3a9SSiarhei Siamashka { 1886047a3a9SSiarhei Siamashka return !!(last_int_usb & MUSB_INTR_RESET); 1896047a3a9SSiarhei Siamashka } 1906047a3a9SSiarhei Siamashka 1916047a3a9SSiarhei Siamashka /****************************************************************************** 19228a15ef7SHans de Goede * MUSB Glue code 19328a15ef7SHans de Goede ******************************************************************************/ 19428a15ef7SHans de Goede 19528a15ef7SHans de Goede static irqreturn_t sunxi_musb_interrupt(int irq, void *__hci) 19628a15ef7SHans de Goede { 19728a15ef7SHans de Goede struct musb *musb = __hci; 19828a15ef7SHans de Goede irqreturn_t retval = IRQ_NONE; 19928a15ef7SHans de Goede 20028a15ef7SHans de Goede /* read and flush interrupts */ 20128a15ef7SHans de Goede musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB); 2026047a3a9SSiarhei Siamashka last_int_usb = musb->int_usb; 20328a15ef7SHans de Goede if (musb->int_usb) 20428a15ef7SHans de Goede musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb); 20528a15ef7SHans de Goede musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX); 20628a15ef7SHans de Goede if (musb->int_tx) 20728a15ef7SHans de Goede musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx); 20828a15ef7SHans de Goede musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX); 20928a15ef7SHans de Goede if (musb->int_rx) 21028a15ef7SHans de Goede musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx); 21128a15ef7SHans de Goede 21228a15ef7SHans de Goede if (musb->int_usb || musb->int_tx || musb->int_rx) 21328a15ef7SHans de Goede retval |= musb_interrupt(musb); 21428a15ef7SHans de Goede 21528a15ef7SHans de Goede return retval; 21628a15ef7SHans de Goede } 21728a15ef7SHans de Goede 218e1abfa43SHans de Goede /* musb_core does not call enable / disable in a balanced manner <sigh> */ 219e1abfa43SHans de Goede static bool enabled = false; 220e1abfa43SHans de Goede 22115837236SHans de Goede static int sunxi_musb_enable(struct musb *musb) 22228a15ef7SHans de Goede { 223dd322817SJagan Teki struct sunxi_glue *glue = to_sunxi_glue(musb->controller); 22457075a47SChen-Yu Tsai int ret; 22557075a47SChen-Yu Tsai 22628a15ef7SHans de Goede pr_debug("%s():\n", __func__); 22728a15ef7SHans de Goede 2281feda63eSMaxime Ripard musb_ep_select(musb->mregs, 0); 2291feda63eSMaxime Ripard musb_writeb(musb->mregs, MUSB_FADDR, 0); 2301feda63eSMaxime Ripard 231e1abfa43SHans de Goede if (enabled) 23215837236SHans de Goede return 0; 233e1abfa43SHans de Goede 23428a15ef7SHans de Goede /* select PIO mode */ 23528a15ef7SHans de Goede musb_writeb(musb->mregs, USBC_REG_o_VEND0, 0); 23628a15ef7SHans de Goede 237b41972e7SHans de Goede if (is_host_enabled(musb)) { 238*622fd2b9SJagan Teki ret = sun4i_usb_phy_vbus_detect(&glue->phy); 23957075a47SChen-Yu Tsai if (ret == 1) { 240b41972e7SHans de Goede printf("A charger is plugged into the OTG: "); 241b41972e7SHans de Goede return -ENODEV; 242b41972e7SHans de Goede } 243dd322817SJagan Teki 244*622fd2b9SJagan Teki ret = sun4i_usb_phy_id_detect(&glue->phy); 24557075a47SChen-Yu Tsai if (ret == 1) { 24671cbe0d6SHans de Goede printf("No host cable detected: "); 24771cbe0d6SHans de Goede return -ENODEV; 24871cbe0d6SHans de Goede } 249dd322817SJagan Teki 250*622fd2b9SJagan Teki ret = generic_phy_power_on(&glue->phy); 251dd322817SJagan Teki if (ret) { 252dd322817SJagan Teki pr_err("failed to power on USB PHY\n"); 253dd322817SJagan Teki return ret; 254dd322817SJagan Teki } 255b41972e7SHans de Goede } 256e1abfa43SHans de Goede 257e1abfa43SHans de Goede USBC_ForceVbusValidToHigh(musb->mregs); 258e1abfa43SHans de Goede 259e1abfa43SHans de Goede enabled = true; 26015837236SHans de Goede return 0; 26128a15ef7SHans de Goede } 26228a15ef7SHans de Goede 26328a15ef7SHans de Goede static void sunxi_musb_disable(struct musb *musb) 26428a15ef7SHans de Goede { 265dd322817SJagan Teki struct sunxi_glue *glue = to_sunxi_glue(musb->controller); 266dd322817SJagan Teki int ret; 267dd322817SJagan Teki 26828a15ef7SHans de Goede pr_debug("%s():\n", __func__); 26928a15ef7SHans de Goede 270e1abfa43SHans de Goede if (!enabled) 271e1abfa43SHans de Goede return; 272375de017SHans de Goede 273dd322817SJagan Teki if (is_host_enabled(musb)) { 274*622fd2b9SJagan Teki ret = generic_phy_power_off(&glue->phy); 275dd322817SJagan Teki if (ret) { 276dd322817SJagan Teki pr_err("failed to power off USB PHY\n"); 277dd322817SJagan Teki return; 278dd322817SJagan Teki } 279dd322817SJagan Teki } 28057075a47SChen-Yu Tsai 281e1abfa43SHans de Goede USBC_ForceVbusValidToLow(musb->mregs); 282e1abfa43SHans de Goede mdelay(200); /* Wait for the current session to timeout */ 283e1abfa43SHans de Goede 284e1abfa43SHans de Goede enabled = false; 28528a15ef7SHans de Goede } 28628a15ef7SHans de Goede 28728a15ef7SHans de Goede static int sunxi_musb_init(struct musb *musb) 28828a15ef7SHans de Goede { 289831cc98bSJagan Teki struct sunxi_glue *glue = to_sunxi_glue(musb->controller); 290dd322817SJagan Teki int ret; 29128a15ef7SHans de Goede 29228a15ef7SHans de Goede pr_debug("%s():\n", __func__); 29328a15ef7SHans de Goede 294*622fd2b9SJagan Teki ret = generic_phy_init(&glue->phy); 295dd322817SJagan Teki if (ret) { 296dd322817SJagan Teki pr_err("failed to init USB PHY\n"); 297dd322817SJagan Teki return ret; 298dd322817SJagan Teki } 299dd322817SJagan Teki 30028a15ef7SHans de Goede musb->isr = sunxi_musb_interrupt; 301375de017SHans de Goede 3025c5fe883SJagan Teki setbits_le32(&glue->ccm->ahb_gate0, BIT(AHB_GATE_OFFSET_USB0)); 3039d12a82eSJagan Teki if (glue->cfg->clkgate_bit) 3049d12a82eSJagan Teki setbits_le32(&glue->ccm->ahb_gate0, 3055c5fe883SJagan Teki BIT(glue->cfg->clkgate_bit)); 306375de017SHans de Goede #ifdef CONFIG_SUNXI_GEN_SUN6I 3075c5fe883SJagan Teki setbits_le32(&glue->ccm->ahb_reset0_cfg, BIT(AHB_GATE_OFFSET_USB0)); 3089d12a82eSJagan Teki if (glue->cfg->rst_bit) 3099d12a82eSJagan Teki setbits_le32(&glue->ccm->ahb_reset0_cfg, 3105c5fe883SJagan Teki BIT(glue->cfg->rst_bit)); 311375de017SHans de Goede #endif 3129d12a82eSJagan Teki 31328a15ef7SHans de Goede USBC_ConfigFIFO_Base(); 31428a15ef7SHans de Goede USBC_EnableDpDmPullUp(musb->mregs); 31528a15ef7SHans de Goede USBC_EnableIdPullUp(musb->mregs); 31628a15ef7SHans de Goede 31728a15ef7SHans de Goede if (is_host_enabled(musb)) { 31828a15ef7SHans de Goede /* Host mode */ 31928a15ef7SHans de Goede USBC_ForceIdToLow(musb->mregs); 32028a15ef7SHans de Goede } else { 32128a15ef7SHans de Goede /* Peripheral mode */ 32228a15ef7SHans de Goede USBC_ForceIdToHigh(musb->mregs); 32328a15ef7SHans de Goede } 324b1b912ddSHans de Goede USBC_ForceVbusValidToHigh(musb->mregs); 32528a15ef7SHans de Goede 32628a15ef7SHans de Goede return 0; 32728a15ef7SHans de Goede } 32828a15ef7SHans de Goede 329aa29b11bSJagan Teki static void sunxi_musb_pre_root_reset_end(struct musb *musb) 330aa29b11bSJagan Teki { 331aa29b11bSJagan Teki struct sunxi_glue *glue = to_sunxi_glue(musb->controller); 332aa29b11bSJagan Teki 333*622fd2b9SJagan Teki sun4i_usb_phy_set_squelch_detect(&glue->phy, false); 334aa29b11bSJagan Teki } 335aa29b11bSJagan Teki 336aa29b11bSJagan Teki static void sunxi_musb_post_root_reset_end(struct musb *musb) 337aa29b11bSJagan Teki { 338aa29b11bSJagan Teki struct sunxi_glue *glue = to_sunxi_glue(musb->controller); 339aa29b11bSJagan Teki 340*622fd2b9SJagan Teki sun4i_usb_phy_set_squelch_detect(&glue->phy, true); 341aa29b11bSJagan Teki } 342aa29b11bSJagan Teki 343d42faf31SHans de Goede static const struct musb_platform_ops sunxi_musb_ops = { 34428a15ef7SHans de Goede .init = sunxi_musb_init, 34528a15ef7SHans de Goede .enable = sunxi_musb_enable, 34628a15ef7SHans de Goede .disable = sunxi_musb_disable, 347aa29b11bSJagan Teki .pre_root_reset_end = sunxi_musb_pre_root_reset_end, 348aa29b11bSJagan Teki .post_root_reset_end = sunxi_musb_post_root_reset_end, 34928a15ef7SHans de Goede }; 350d42faf31SHans de Goede 351ae8b78deSJagan Teki /* Allwinner OTG supports up to 5 endpoints */ 352ae8b78deSJagan Teki #define SUNXI_MUSB_MAX_EP_NUM 6 353ae8b78deSJagan Teki #define SUNXI_MUSB_RAM_BITS 11 354ae8b78deSJagan Teki 35597202dd6SJagan Teki static struct musb_fifo_cfg sunxi_musb_mode_cfg[] = { 35697202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512), 35797202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512), 35897202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512), 35997202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512), 36097202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512), 36197202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512), 36297202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512), 36397202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512), 36497202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(5, FIFO_TX, 512), 36597202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(5, FIFO_RX, 512), 36697202dd6SJagan Teki }; 36797202dd6SJagan Teki 36897202dd6SJagan Teki /* H3/V3s OTG supports only 4 endpoints */ 36997202dd6SJagan Teki #define SUNXI_MUSB_MAX_EP_NUM_H3 5 37097202dd6SJagan Teki 37197202dd6SJagan Teki static struct musb_fifo_cfg sunxi_musb_mode_cfg_h3[] = { 37297202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512), 37397202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512), 37497202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512), 37597202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512), 37697202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512), 37797202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512), 37897202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512), 37997202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512), 38097202dd6SJagan Teki }; 38197202dd6SJagan Teki 382d42faf31SHans de Goede static struct musb_hdrc_config musb_config = { 38397202dd6SJagan Teki .fifo_cfg = sunxi_musb_mode_cfg, 38497202dd6SJagan Teki .fifo_cfg_size = ARRAY_SIZE(sunxi_musb_mode_cfg), 385ae8b78deSJagan Teki .multipoint = true, 386ae8b78deSJagan Teki .dyn_fifo = true, 387ae8b78deSJagan Teki .num_eps = SUNXI_MUSB_MAX_EP_NUM, 388ae8b78deSJagan Teki .ram_bits = SUNXI_MUSB_RAM_BITS, 389d42faf31SHans de Goede }; 390d42faf31SHans de Goede 39197202dd6SJagan Teki static struct musb_hdrc_config musb_config_h3 = { 39297202dd6SJagan Teki .fifo_cfg = sunxi_musb_mode_cfg_h3, 39397202dd6SJagan Teki .fifo_cfg_size = ARRAY_SIZE(sunxi_musb_mode_cfg_h3), 39497202dd6SJagan Teki .multipoint = true, 39597202dd6SJagan Teki .dyn_fifo = true, 39697202dd6SJagan Teki .soft_con = true, 39797202dd6SJagan Teki .num_eps = SUNXI_MUSB_MAX_EP_NUM_H3, 39897202dd6SJagan Teki .ram_bits = SUNXI_MUSB_RAM_BITS, 39997202dd6SJagan Teki }; 40097202dd6SJagan Teki 4017c22e26eSHans de Goede static int musb_usb_probe(struct udevice *dev) 40291183babSHans de Goede { 403831cc98bSJagan Teki struct sunxi_glue *glue = dev_get_priv(dev); 404831cc98bSJagan Teki struct musb_host_data *host = &glue->mdata; 40591183babSHans de Goede struct usb_bus_priv *priv = dev_get_uclass_priv(dev); 40698424b70SJagan Teki struct musb_hdrc_platform_data pdata; 407f4f9896aSChen-Yu Tsai void *base = dev_read_addr_ptr(dev); 40856a20854SHans de Goede int ret; 40991183babSHans de Goede 410f4f9896aSChen-Yu Tsai if (!base) 411f4f9896aSChen-Yu Tsai return -EINVAL; 412f4f9896aSChen-Yu Tsai 41397202dd6SJagan Teki glue->cfg = (struct sunxi_musb_config *)dev_get_driver_data(dev); 41497202dd6SJagan Teki if (!glue->cfg) 41597202dd6SJagan Teki return -EINVAL; 41697202dd6SJagan Teki 417831cc98bSJagan Teki glue->ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; 418831cc98bSJagan Teki if (IS_ERR(glue->ccm)) 419831cc98bSJagan Teki return PTR_ERR(glue->ccm); 420831cc98bSJagan Teki 421*622fd2b9SJagan Teki ret = generic_phy_get_by_name(dev, "usb", &glue->phy); 422dd322817SJagan Teki if (ret) { 423dd322817SJagan Teki pr_err("failed to get usb PHY\n"); 424dd322817SJagan Teki return ret; 425dd322817SJagan Teki } 426dd322817SJagan Teki 42791183babSHans de Goede priv->desc_before_addr = true; 42891183babSHans de Goede 42998424b70SJagan Teki memset(&pdata, 0, sizeof(pdata)); 43098424b70SJagan Teki pdata.power = 250; 43198424b70SJagan Teki pdata.platform_ops = &sunxi_musb_ops; 43297202dd6SJagan Teki pdata.config = glue->cfg->config; 43398424b70SJagan Teki 4343a61b080SMaxime Ripard #ifdef CONFIG_USB_MUSB_HOST 43598424b70SJagan Teki pdata.mode = MUSB_HOST; 43698424b70SJagan Teki host->host = musb_init_controller(&pdata, &glue->dev, base); 43756a20854SHans de Goede if (!host->host) 43891183babSHans de Goede return -EIO; 43991183babSHans de Goede 44056a20854SHans de Goede ret = musb_lowlevel_init(host); 4413a61b080SMaxime Ripard if (!ret) 4423a61b080SMaxime Ripard printf("Allwinner mUSB OTG (Host)\n"); 4433a61b080SMaxime Ripard #else 44498424b70SJagan Teki pdata.mode = MUSB_PERIPHERAL; 4458b8d59f3SJagan Teki host->host = musb_register(&pdata, &glue->dev, base); 4468b8d59f3SJagan Teki if (!host->host) 4478b8d59f3SJagan Teki return -EIO; 4488b8d59f3SJagan Teki 4493a61b080SMaxime Ripard printf("Allwinner mUSB OTG (Peripheral)\n"); 4503a61b080SMaxime Ripard #endif 45191183babSHans de Goede 45256a20854SHans de Goede return ret; 45391183babSHans de Goede } 45491183babSHans de Goede 4557c22e26eSHans de Goede static int musb_usb_remove(struct udevice *dev) 45691183babSHans de Goede { 457831cc98bSJagan Teki struct sunxi_glue *glue = dev_get_priv(dev); 458831cc98bSJagan Teki struct musb_host_data *host = &glue->mdata; 459dd322817SJagan Teki int ret; 460dd322817SJagan Teki 461*622fd2b9SJagan Teki if (generic_phy_valid(&glue->phy)) { 462*622fd2b9SJagan Teki ret = generic_phy_exit(&glue->phy); 463dd322817SJagan Teki if (ret) { 464dd322817SJagan Teki pr_err("failed to exit %s USB PHY\n", dev->name); 465dd322817SJagan Teki return ret; 466dd322817SJagan Teki } 467dd322817SJagan Teki } 46891183babSHans de Goede 46991183babSHans de Goede musb_stop(host->host); 47091183babSHans de Goede 471bca4c3c5SHans de Goede #ifdef CONFIG_SUNXI_GEN_SUN6I 4725c5fe883SJagan Teki clrbits_le32(&glue->ccm->ahb_reset0_cfg, BIT(AHB_GATE_OFFSET_USB0)); 4739d12a82eSJagan Teki if (glue->cfg->rst_bit) 4749d12a82eSJagan Teki clrbits_le32(&glue->ccm->ahb_reset0_cfg, 4755c5fe883SJagan Teki BIT(glue->cfg->rst_bit)); 476bca4c3c5SHans de Goede #endif 4775c5fe883SJagan Teki clrbits_le32(&glue->ccm->ahb_gate0, BIT(AHB_GATE_OFFSET_USB0)); 4789d12a82eSJagan Teki if (glue->cfg->clkgate_bit) 4799d12a82eSJagan Teki clrbits_le32(&glue->ccm->ahb_gate0, 4805c5fe883SJagan Teki BIT(glue->cfg->clkgate_bit)); 481bca4c3c5SHans de Goede 4827c22e26eSHans de Goede free(host->host); 4837c22e26eSHans de Goede host->host = NULL; 4847c22e26eSHans de Goede 48591183babSHans de Goede return 0; 48691183babSHans de Goede } 48791183babSHans de Goede 48897202dd6SJagan Teki static const struct sunxi_musb_config sun4i_a10_cfg = { 48997202dd6SJagan Teki .config = &musb_config, 49097202dd6SJagan Teki }; 49197202dd6SJagan Teki 49297202dd6SJagan Teki static const struct sunxi_musb_config sun8i_h3_cfg = { 49397202dd6SJagan Teki .config = &musb_config_h3, 4949d12a82eSJagan Teki .rst_bit = 23, 4959d12a82eSJagan Teki .clkgate_bit = 23, 49697202dd6SJagan Teki }; 49797202dd6SJagan Teki 4983a61b080SMaxime Ripard static const struct udevice_id sunxi_musb_ids[] = { 49997202dd6SJagan Teki { .compatible = "allwinner,sun4i-a10-musb", 50097202dd6SJagan Teki .data = (ulong)&sun4i_a10_cfg }, 50197202dd6SJagan Teki { .compatible = "allwinner,sun6i-a31-musb", 50297202dd6SJagan Teki .data = (ulong)&sun4i_a10_cfg }, 50397202dd6SJagan Teki { .compatible = "allwinner,sun8i-a33-musb", 50497202dd6SJagan Teki .data = (ulong)&sun4i_a10_cfg }, 50597202dd6SJagan Teki { .compatible = "allwinner,sun8i-h3-musb", 50697202dd6SJagan Teki .data = (ulong)&sun8i_h3_cfg }, 5073a61b080SMaxime Ripard { } 5083a61b080SMaxime Ripard }; 5093a61b080SMaxime Ripard 51091183babSHans de Goede U_BOOT_DRIVER(usb_musb) = { 51191183babSHans de Goede .name = "sunxi-musb", 5123a61b080SMaxime Ripard #ifdef CONFIG_USB_MUSB_HOST 51391183babSHans de Goede .id = UCLASS_USB, 5143a61b080SMaxime Ripard #else 5153a61b080SMaxime Ripard .id = UCLASS_USB_DEV_GENERIC, 5163a61b080SMaxime Ripard #endif 5173a61b080SMaxime Ripard .of_match = sunxi_musb_ids, 51891183babSHans de Goede .probe = musb_usb_probe, 51991183babSHans de Goede .remove = musb_usb_remove, 5203a61b080SMaxime Ripard #ifdef CONFIG_USB_MUSB_HOST 52191183babSHans de Goede .ops = &musb_usb_ops, 5223a61b080SMaxime Ripard #endif 52391183babSHans de Goede .platdata_auto_alloc_size = sizeof(struct usb_platdata), 524831cc98bSJagan Teki .priv_auto_alloc_size = sizeof(struct sunxi_glue), 52591183babSHans de Goede }; 526