183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0 228a15ef7SHans de Goede /* 328a15ef7SHans de Goede * Allwinner SUNXI "glue layer" 428a15ef7SHans de Goede * 528a15ef7SHans de Goede * Copyright © 2015 Hans de Goede <hdegoede@redhat.com> 628a15ef7SHans de Goede * Copyright © 2013 Jussi Kivilinna <jussi.kivilinna@iki.fi> 728a15ef7SHans de Goede * 828a15ef7SHans de Goede * Based on the sw_usb "Allwinner OTG Dual Role Controller" code. 928a15ef7SHans de Goede * Copyright 2007-2012 (C) Allwinner Technology Co., Ltd. 1028a15ef7SHans de Goede * javen <javen@allwinnertech.com> 1128a15ef7SHans de Goede * 1228a15ef7SHans de Goede * Based on the DA8xx "glue layer" code. 1328a15ef7SHans de Goede * Copyright (c) 2008-2009 MontaVista Software, Inc. <source@mvista.com> 1428a15ef7SHans de Goede * Copyright (C) 2005-2006 by Texas Instruments 1528a15ef7SHans de Goede * 1628a15ef7SHans de Goede * This file is part of the Inventra Controller Driver for Linux. 1728a15ef7SHans de Goede */ 1828a15ef7SHans de Goede #include <common.h> 199d922450SSimon Glass #include <dm.h> 2028a15ef7SHans de Goede #include <asm/arch/cpu.h> 21375de017SHans de Goede #include <asm/arch/clock.h> 2252defe8fSHans de Goede #include <asm/arch/gpio.h> 232aacc423SHans de Goede #include <asm/arch/usb_phy.h> 2452defe8fSHans de Goede #include <asm-generic/gpio.h> 2591183babSHans de Goede #include <dm/lists.h> 2691183babSHans de Goede #include <dm/root.h> 27d42faf31SHans de Goede #include <linux/usb/musb.h> 2828a15ef7SHans de Goede #include "linux-compat.h" 2928a15ef7SHans de Goede #include "musb_core.h" 3091183babSHans de Goede #include "musb_uboot.h" 3128a15ef7SHans de Goede 3228a15ef7SHans de Goede /****************************************************************************** 3328a15ef7SHans de Goede ****************************************************************************** 3428a15ef7SHans de Goede * From the Allwinner driver 3528a15ef7SHans de Goede ****************************************************************************** 3628a15ef7SHans de Goede ******************************************************************************/ 3728a15ef7SHans de Goede 3828a15ef7SHans de Goede /****************************************************************************** 3928a15ef7SHans de Goede * From include/sunxi_usb_bsp.h 4028a15ef7SHans de Goede ******************************************************************************/ 4128a15ef7SHans de Goede 4228a15ef7SHans de Goede /* reg offsets */ 4328a15ef7SHans de Goede #define USBC_REG_o_ISCR 0x0400 4428a15ef7SHans de Goede #define USBC_REG_o_PHYCTL 0x0404 4528a15ef7SHans de Goede #define USBC_REG_o_PHYBIST 0x0408 4628a15ef7SHans de Goede #define USBC_REG_o_PHYTUNE 0x040c 4728a15ef7SHans de Goede 4828a15ef7SHans de Goede #define USBC_REG_o_VEND0 0x0043 4928a15ef7SHans de Goede 5028a15ef7SHans de Goede /* Interface Status and Control */ 5128a15ef7SHans de Goede #define USBC_BP_ISCR_VBUS_VALID_FROM_DATA 30 5228a15ef7SHans de Goede #define USBC_BP_ISCR_VBUS_VALID_FROM_VBUS 29 5328a15ef7SHans de Goede #define USBC_BP_ISCR_EXT_ID_STATUS 28 5428a15ef7SHans de Goede #define USBC_BP_ISCR_EXT_DM_STATUS 27 5528a15ef7SHans de Goede #define USBC_BP_ISCR_EXT_DP_STATUS 26 5628a15ef7SHans de Goede #define USBC_BP_ISCR_MERGED_VBUS_STATUS 25 5728a15ef7SHans de Goede #define USBC_BP_ISCR_MERGED_ID_STATUS 24 5828a15ef7SHans de Goede 5928a15ef7SHans de Goede #define USBC_BP_ISCR_ID_PULLUP_EN 17 6028a15ef7SHans de Goede #define USBC_BP_ISCR_DPDM_PULLUP_EN 16 6128a15ef7SHans de Goede #define USBC_BP_ISCR_FORCE_ID 14 6228a15ef7SHans de Goede #define USBC_BP_ISCR_FORCE_VBUS_VALID 12 6328a15ef7SHans de Goede #define USBC_BP_ISCR_VBUS_VALID_SRC 10 6428a15ef7SHans de Goede 6528a15ef7SHans de Goede #define USBC_BP_ISCR_HOSC_EN 7 6628a15ef7SHans de Goede #define USBC_BP_ISCR_VBUS_CHANGE_DETECT 6 6728a15ef7SHans de Goede #define USBC_BP_ISCR_ID_CHANGE_DETECT 5 6828a15ef7SHans de Goede #define USBC_BP_ISCR_DPDM_CHANGE_DETECT 4 6928a15ef7SHans de Goede #define USBC_BP_ISCR_IRQ_ENABLE 3 7028a15ef7SHans de Goede #define USBC_BP_ISCR_VBUS_CHANGE_DETECT_EN 2 7128a15ef7SHans de Goede #define USBC_BP_ISCR_ID_CHANGE_DETECT_EN 1 7228a15ef7SHans de Goede #define USBC_BP_ISCR_DPDM_CHANGE_DETECT_EN 0 7328a15ef7SHans de Goede 7428a15ef7SHans de Goede /****************************************************************************** 7528a15ef7SHans de Goede * From usbc/usbc.c 7628a15ef7SHans de Goede ******************************************************************************/ 7728a15ef7SHans de Goede 7897202dd6SJagan Teki struct sunxi_musb_config { 7997202dd6SJagan Teki struct musb_hdrc_config *config; 809d12a82eSJagan Teki u8 rst_bit; 819d12a82eSJagan Teki u8 clkgate_bit; 8297202dd6SJagan Teki }; 8397202dd6SJagan Teki 84831cc98bSJagan Teki struct sunxi_glue { 85831cc98bSJagan Teki struct musb_host_data mdata; 86831cc98bSJagan Teki struct sunxi_ccm_reg *ccm; 8797202dd6SJagan Teki struct sunxi_musb_config *cfg; 88831cc98bSJagan Teki struct device dev; 89831cc98bSJagan Teki }; 90831cc98bSJagan Teki #define to_sunxi_glue(d) container_of(d, struct sunxi_glue, dev) 91831cc98bSJagan Teki 9228a15ef7SHans de Goede static u32 USBC_WakeUp_ClearChangeDetect(u32 reg_val) 9328a15ef7SHans de Goede { 9428a15ef7SHans de Goede u32 temp = reg_val; 9528a15ef7SHans de Goede 96*5c5fe883SJagan Teki temp &= ~BIT(USBC_BP_ISCR_VBUS_CHANGE_DETECT); 97*5c5fe883SJagan Teki temp &= ~BIT(USBC_BP_ISCR_ID_CHANGE_DETECT); 98*5c5fe883SJagan Teki temp &= ~BIT(USBC_BP_ISCR_DPDM_CHANGE_DETECT); 9928a15ef7SHans de Goede 10028a15ef7SHans de Goede return temp; 10128a15ef7SHans de Goede } 10228a15ef7SHans de Goede 10328a15ef7SHans de Goede static void USBC_EnableIdPullUp(__iomem void *base) 10428a15ef7SHans de Goede { 10528a15ef7SHans de Goede u32 reg_val; 10628a15ef7SHans de Goede 10728a15ef7SHans de Goede reg_val = musb_readl(base, USBC_REG_o_ISCR); 108*5c5fe883SJagan Teki reg_val |= BIT(USBC_BP_ISCR_ID_PULLUP_EN); 10928a15ef7SHans de Goede reg_val = USBC_WakeUp_ClearChangeDetect(reg_val); 11028a15ef7SHans de Goede musb_writel(base, USBC_REG_o_ISCR, reg_val); 11128a15ef7SHans de Goede } 11228a15ef7SHans de Goede 11328a15ef7SHans de Goede static void USBC_EnableDpDmPullUp(__iomem void *base) 11428a15ef7SHans de Goede { 11528a15ef7SHans de Goede u32 reg_val; 11628a15ef7SHans de Goede 11728a15ef7SHans de Goede reg_val = musb_readl(base, USBC_REG_o_ISCR); 118*5c5fe883SJagan Teki reg_val |= BIT(USBC_BP_ISCR_DPDM_PULLUP_EN); 11928a15ef7SHans de Goede reg_val = USBC_WakeUp_ClearChangeDetect(reg_val); 12028a15ef7SHans de Goede musb_writel(base, USBC_REG_o_ISCR, reg_val); 12128a15ef7SHans de Goede } 12228a15ef7SHans de Goede 12328a15ef7SHans de Goede static void USBC_ForceIdToLow(__iomem void *base) 12428a15ef7SHans de Goede { 12528a15ef7SHans de Goede u32 reg_val; 12628a15ef7SHans de Goede 12728a15ef7SHans de Goede reg_val = musb_readl(base, USBC_REG_o_ISCR); 12828a15ef7SHans de Goede reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_ID); 12928a15ef7SHans de Goede reg_val |= (0x02 << USBC_BP_ISCR_FORCE_ID); 13028a15ef7SHans de Goede reg_val = USBC_WakeUp_ClearChangeDetect(reg_val); 13128a15ef7SHans de Goede musb_writel(base, USBC_REG_o_ISCR, reg_val); 13228a15ef7SHans de Goede } 13328a15ef7SHans de Goede 13428a15ef7SHans de Goede static void USBC_ForceIdToHigh(__iomem void *base) 13528a15ef7SHans de Goede { 13628a15ef7SHans de Goede u32 reg_val; 13728a15ef7SHans de Goede 13828a15ef7SHans de Goede reg_val = musb_readl(base, USBC_REG_o_ISCR); 13928a15ef7SHans de Goede reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_ID); 14028a15ef7SHans de Goede reg_val |= (0x03 << USBC_BP_ISCR_FORCE_ID); 14128a15ef7SHans de Goede reg_val = USBC_WakeUp_ClearChangeDetect(reg_val); 14228a15ef7SHans de Goede musb_writel(base, USBC_REG_o_ISCR, reg_val); 14328a15ef7SHans de Goede } 14428a15ef7SHans de Goede 145e1abfa43SHans de Goede static void USBC_ForceVbusValidToLow(__iomem void *base) 146e1abfa43SHans de Goede { 147e1abfa43SHans de Goede u32 reg_val; 148e1abfa43SHans de Goede 149e1abfa43SHans de Goede reg_val = musb_readl(base, USBC_REG_o_ISCR); 150e1abfa43SHans de Goede reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID); 151e1abfa43SHans de Goede reg_val |= (0x02 << USBC_BP_ISCR_FORCE_VBUS_VALID); 152e1abfa43SHans de Goede reg_val = USBC_WakeUp_ClearChangeDetect(reg_val); 153e1abfa43SHans de Goede musb_writel(base, USBC_REG_o_ISCR, reg_val); 154e1abfa43SHans de Goede } 155e1abfa43SHans de Goede 15628a15ef7SHans de Goede static void USBC_ForceVbusValidToHigh(__iomem void *base) 15728a15ef7SHans de Goede { 15828a15ef7SHans de Goede u32 reg_val; 15928a15ef7SHans de Goede 16028a15ef7SHans de Goede reg_val = musb_readl(base, USBC_REG_o_ISCR); 16128a15ef7SHans de Goede reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID); 16228a15ef7SHans de Goede reg_val |= (0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID); 16328a15ef7SHans de Goede reg_val = USBC_WakeUp_ClearChangeDetect(reg_val); 16428a15ef7SHans de Goede musb_writel(base, USBC_REG_o_ISCR, reg_val); 16528a15ef7SHans de Goede } 16628a15ef7SHans de Goede 16728a15ef7SHans de Goede static void USBC_ConfigFIFO_Base(void) 16828a15ef7SHans de Goede { 16928a15ef7SHans de Goede u32 reg_value; 17028a15ef7SHans de Goede 17128a15ef7SHans de Goede /* config usb fifo, 8kb mode */ 17228a15ef7SHans de Goede reg_value = readl(SUNXI_SRAMC_BASE + 0x04); 17328a15ef7SHans de Goede reg_value &= ~(0x03 << 0); 174*5c5fe883SJagan Teki reg_value |= BIT(0); 17528a15ef7SHans de Goede writel(reg_value, SUNXI_SRAMC_BASE + 0x04); 17628a15ef7SHans de Goede } 17728a15ef7SHans de Goede 17828a15ef7SHans de Goede /****************************************************************************** 1796047a3a9SSiarhei Siamashka * Needed for the DFU polling magic 1806047a3a9SSiarhei Siamashka ******************************************************************************/ 1816047a3a9SSiarhei Siamashka 1826047a3a9SSiarhei Siamashka static u8 last_int_usb; 1836047a3a9SSiarhei Siamashka 1846047a3a9SSiarhei Siamashka bool dfu_usb_get_reset(void) 1856047a3a9SSiarhei Siamashka { 1866047a3a9SSiarhei Siamashka return !!(last_int_usb & MUSB_INTR_RESET); 1876047a3a9SSiarhei Siamashka } 1886047a3a9SSiarhei Siamashka 1896047a3a9SSiarhei Siamashka /****************************************************************************** 19028a15ef7SHans de Goede * MUSB Glue code 19128a15ef7SHans de Goede ******************************************************************************/ 19228a15ef7SHans de Goede 19328a15ef7SHans de Goede static irqreturn_t sunxi_musb_interrupt(int irq, void *__hci) 19428a15ef7SHans de Goede { 19528a15ef7SHans de Goede struct musb *musb = __hci; 19628a15ef7SHans de Goede irqreturn_t retval = IRQ_NONE; 19728a15ef7SHans de Goede 19828a15ef7SHans de Goede /* read and flush interrupts */ 19928a15ef7SHans de Goede musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB); 2006047a3a9SSiarhei Siamashka last_int_usb = musb->int_usb; 20128a15ef7SHans de Goede if (musb->int_usb) 20228a15ef7SHans de Goede musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb); 20328a15ef7SHans de Goede musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX); 20428a15ef7SHans de Goede if (musb->int_tx) 20528a15ef7SHans de Goede musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx); 20628a15ef7SHans de Goede musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX); 20728a15ef7SHans de Goede if (musb->int_rx) 20828a15ef7SHans de Goede musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx); 20928a15ef7SHans de Goede 21028a15ef7SHans de Goede if (musb->int_usb || musb->int_tx || musb->int_rx) 21128a15ef7SHans de Goede retval |= musb_interrupt(musb); 21228a15ef7SHans de Goede 21328a15ef7SHans de Goede return retval; 21428a15ef7SHans de Goede } 21528a15ef7SHans de Goede 216e1abfa43SHans de Goede /* musb_core does not call enable / disable in a balanced manner <sigh> */ 217e1abfa43SHans de Goede static bool enabled = false; 218e1abfa43SHans de Goede 21915837236SHans de Goede static int sunxi_musb_enable(struct musb *musb) 22028a15ef7SHans de Goede { 22157075a47SChen-Yu Tsai int ret; 22257075a47SChen-Yu Tsai 22328a15ef7SHans de Goede pr_debug("%s():\n", __func__); 22428a15ef7SHans de Goede 2251feda63eSMaxime Ripard musb_ep_select(musb->mregs, 0); 2261feda63eSMaxime Ripard musb_writeb(musb->mregs, MUSB_FADDR, 0); 2271feda63eSMaxime Ripard 228e1abfa43SHans de Goede if (enabled) 22915837236SHans de Goede return 0; 230e1abfa43SHans de Goede 23128a15ef7SHans de Goede /* select PIO mode */ 23228a15ef7SHans de Goede musb_writeb(musb->mregs, USBC_REG_o_VEND0, 0); 23328a15ef7SHans de Goede 234b41972e7SHans de Goede if (is_host_enabled(musb)) { 23557075a47SChen-Yu Tsai ret = sunxi_usb_phy_vbus_detect(0); 23657075a47SChen-Yu Tsai if (ret == 1) { 237b41972e7SHans de Goede printf("A charger is plugged into the OTG: "); 238b41972e7SHans de Goede return -ENODEV; 239b41972e7SHans de Goede } 24057075a47SChen-Yu Tsai ret = sunxi_usb_phy_id_detect(0); 24157075a47SChen-Yu Tsai if (ret == 1) { 24271cbe0d6SHans de Goede printf("No host cable detected: "); 24371cbe0d6SHans de Goede return -ENODEV; 24471cbe0d6SHans de Goede } 24557075a47SChen-Yu Tsai sunxi_usb_phy_power_on(0); /* port power on */ 246b41972e7SHans de Goede } 247e1abfa43SHans de Goede 248e1abfa43SHans de Goede USBC_ForceVbusValidToHigh(musb->mregs); 249e1abfa43SHans de Goede 250e1abfa43SHans de Goede enabled = true; 25115837236SHans de Goede return 0; 25228a15ef7SHans de Goede } 25328a15ef7SHans de Goede 25428a15ef7SHans de Goede static void sunxi_musb_disable(struct musb *musb) 25528a15ef7SHans de Goede { 25628a15ef7SHans de Goede pr_debug("%s():\n", __func__); 25728a15ef7SHans de Goede 258e1abfa43SHans de Goede if (!enabled) 259e1abfa43SHans de Goede return; 260375de017SHans de Goede 26157075a47SChen-Yu Tsai if (is_host_enabled(musb)) 26257075a47SChen-Yu Tsai sunxi_usb_phy_power_off(0); /* port power off */ 26357075a47SChen-Yu Tsai 264e1abfa43SHans de Goede USBC_ForceVbusValidToLow(musb->mregs); 265e1abfa43SHans de Goede mdelay(200); /* Wait for the current session to timeout */ 266e1abfa43SHans de Goede 267e1abfa43SHans de Goede enabled = false; 26828a15ef7SHans de Goede } 26928a15ef7SHans de Goede 27028a15ef7SHans de Goede static int sunxi_musb_init(struct musb *musb) 27128a15ef7SHans de Goede { 272831cc98bSJagan Teki struct sunxi_glue *glue = to_sunxi_glue(musb->controller); 27328a15ef7SHans de Goede 27428a15ef7SHans de Goede pr_debug("%s():\n", __func__); 27528a15ef7SHans de Goede 27628a15ef7SHans de Goede musb->isr = sunxi_musb_interrupt; 277375de017SHans de Goede 278*5c5fe883SJagan Teki setbits_le32(&glue->ccm->ahb_gate0, BIT(AHB_GATE_OFFSET_USB0)); 2799d12a82eSJagan Teki if (glue->cfg->clkgate_bit) 2809d12a82eSJagan Teki setbits_le32(&glue->ccm->ahb_gate0, 281*5c5fe883SJagan Teki BIT(glue->cfg->clkgate_bit)); 282375de017SHans de Goede #ifdef CONFIG_SUNXI_GEN_SUN6I 283*5c5fe883SJagan Teki setbits_le32(&glue->ccm->ahb_reset0_cfg, BIT(AHB_GATE_OFFSET_USB0)); 2849d12a82eSJagan Teki if (glue->cfg->rst_bit) 2859d12a82eSJagan Teki setbits_le32(&glue->ccm->ahb_reset0_cfg, 286*5c5fe883SJagan Teki BIT(glue->cfg->rst_bit)); 287375de017SHans de Goede #endif 2889d12a82eSJagan Teki 2897b798658SHans de Goede sunxi_usb_phy_init(0); 29028a15ef7SHans de Goede 29128a15ef7SHans de Goede USBC_ConfigFIFO_Base(); 29228a15ef7SHans de Goede USBC_EnableDpDmPullUp(musb->mregs); 29328a15ef7SHans de Goede USBC_EnableIdPullUp(musb->mregs); 29428a15ef7SHans de Goede 29528a15ef7SHans de Goede if (is_host_enabled(musb)) { 29628a15ef7SHans de Goede /* Host mode */ 29728a15ef7SHans de Goede USBC_ForceIdToLow(musb->mregs); 29828a15ef7SHans de Goede } else { 29928a15ef7SHans de Goede /* Peripheral mode */ 30028a15ef7SHans de Goede USBC_ForceIdToHigh(musb->mregs); 30128a15ef7SHans de Goede } 302b1b912ddSHans de Goede USBC_ForceVbusValidToHigh(musb->mregs); 30328a15ef7SHans de Goede 30428a15ef7SHans de Goede return 0; 30528a15ef7SHans de Goede } 30628a15ef7SHans de Goede 307d42faf31SHans de Goede static const struct musb_platform_ops sunxi_musb_ops = { 30828a15ef7SHans de Goede .init = sunxi_musb_init, 30928a15ef7SHans de Goede .enable = sunxi_musb_enable, 31028a15ef7SHans de Goede .disable = sunxi_musb_disable, 31128a15ef7SHans de Goede }; 312d42faf31SHans de Goede 313ae8b78deSJagan Teki /* Allwinner OTG supports up to 5 endpoints */ 314ae8b78deSJagan Teki #define SUNXI_MUSB_MAX_EP_NUM 6 315ae8b78deSJagan Teki #define SUNXI_MUSB_RAM_BITS 11 316ae8b78deSJagan Teki 31797202dd6SJagan Teki static struct musb_fifo_cfg sunxi_musb_mode_cfg[] = { 31897202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512), 31997202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512), 32097202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512), 32197202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512), 32297202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512), 32397202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512), 32497202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512), 32597202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512), 32697202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(5, FIFO_TX, 512), 32797202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(5, FIFO_RX, 512), 32897202dd6SJagan Teki }; 32997202dd6SJagan Teki 33097202dd6SJagan Teki /* H3/V3s OTG supports only 4 endpoints */ 33197202dd6SJagan Teki #define SUNXI_MUSB_MAX_EP_NUM_H3 5 33297202dd6SJagan Teki 33397202dd6SJagan Teki static struct musb_fifo_cfg sunxi_musb_mode_cfg_h3[] = { 33497202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512), 33597202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512), 33697202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512), 33797202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512), 33897202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512), 33997202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512), 34097202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512), 34197202dd6SJagan Teki MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512), 34297202dd6SJagan Teki }; 34397202dd6SJagan Teki 344d42faf31SHans de Goede static struct musb_hdrc_config musb_config = { 34597202dd6SJagan Teki .fifo_cfg = sunxi_musb_mode_cfg, 34697202dd6SJagan Teki .fifo_cfg_size = ARRAY_SIZE(sunxi_musb_mode_cfg), 347ae8b78deSJagan Teki .multipoint = true, 348ae8b78deSJagan Teki .dyn_fifo = true, 349ae8b78deSJagan Teki .num_eps = SUNXI_MUSB_MAX_EP_NUM, 350ae8b78deSJagan Teki .ram_bits = SUNXI_MUSB_RAM_BITS, 351d42faf31SHans de Goede }; 352d42faf31SHans de Goede 35397202dd6SJagan Teki static struct musb_hdrc_config musb_config_h3 = { 35497202dd6SJagan Teki .fifo_cfg = sunxi_musb_mode_cfg_h3, 35597202dd6SJagan Teki .fifo_cfg_size = ARRAY_SIZE(sunxi_musb_mode_cfg_h3), 35697202dd6SJagan Teki .multipoint = true, 35797202dd6SJagan Teki .dyn_fifo = true, 35897202dd6SJagan Teki .soft_con = true, 35997202dd6SJagan Teki .num_eps = SUNXI_MUSB_MAX_EP_NUM_H3, 36097202dd6SJagan Teki .ram_bits = SUNXI_MUSB_RAM_BITS, 36197202dd6SJagan Teki }; 36297202dd6SJagan Teki 3637c22e26eSHans de Goede static int musb_usb_probe(struct udevice *dev) 36491183babSHans de Goede { 365831cc98bSJagan Teki struct sunxi_glue *glue = dev_get_priv(dev); 366831cc98bSJagan Teki struct musb_host_data *host = &glue->mdata; 36791183babSHans de Goede struct usb_bus_priv *priv = dev_get_uclass_priv(dev); 36898424b70SJagan Teki struct musb_hdrc_platform_data pdata; 369f4f9896aSChen-Yu Tsai void *base = dev_read_addr_ptr(dev); 37056a20854SHans de Goede int ret; 37191183babSHans de Goede 372f4f9896aSChen-Yu Tsai if (!base) 373f4f9896aSChen-Yu Tsai return -EINVAL; 374f4f9896aSChen-Yu Tsai 37597202dd6SJagan Teki glue->cfg = (struct sunxi_musb_config *)dev_get_driver_data(dev); 37697202dd6SJagan Teki if (!glue->cfg) 37797202dd6SJagan Teki return -EINVAL; 37897202dd6SJagan Teki 379831cc98bSJagan Teki glue->ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; 380831cc98bSJagan Teki if (IS_ERR(glue->ccm)) 381831cc98bSJagan Teki return PTR_ERR(glue->ccm); 382831cc98bSJagan Teki 38391183babSHans de Goede priv->desc_before_addr = true; 38491183babSHans de Goede 38598424b70SJagan Teki memset(&pdata, 0, sizeof(pdata)); 38698424b70SJagan Teki pdata.power = 250; 38798424b70SJagan Teki pdata.platform_ops = &sunxi_musb_ops; 38897202dd6SJagan Teki pdata.config = glue->cfg->config; 38998424b70SJagan Teki 3903a61b080SMaxime Ripard #ifdef CONFIG_USB_MUSB_HOST 39198424b70SJagan Teki pdata.mode = MUSB_HOST; 39298424b70SJagan Teki host->host = musb_init_controller(&pdata, &glue->dev, base); 39356a20854SHans de Goede if (!host->host) 39491183babSHans de Goede return -EIO; 39591183babSHans de Goede 39656a20854SHans de Goede ret = musb_lowlevel_init(host); 3973a61b080SMaxime Ripard if (!ret) 3983a61b080SMaxime Ripard printf("Allwinner mUSB OTG (Host)\n"); 3993a61b080SMaxime Ripard #else 40098424b70SJagan Teki pdata.mode = MUSB_PERIPHERAL; 40198424b70SJagan Teki ret = musb_register(&pdata, &glue->dev, base); 4023a61b080SMaxime Ripard if (!ret) 4033a61b080SMaxime Ripard printf("Allwinner mUSB OTG (Peripheral)\n"); 4043a61b080SMaxime Ripard #endif 40591183babSHans de Goede 40656a20854SHans de Goede return ret; 40791183babSHans de Goede } 40891183babSHans de Goede 4097c22e26eSHans de Goede static int musb_usb_remove(struct udevice *dev) 41091183babSHans de Goede { 411831cc98bSJagan Teki struct sunxi_glue *glue = dev_get_priv(dev); 412831cc98bSJagan Teki struct musb_host_data *host = &glue->mdata; 41391183babSHans de Goede 41491183babSHans de Goede musb_stop(host->host); 41591183babSHans de Goede 416bca4c3c5SHans de Goede sunxi_usb_phy_exit(0); 417bca4c3c5SHans de Goede #ifdef CONFIG_SUNXI_GEN_SUN6I 418*5c5fe883SJagan Teki clrbits_le32(&glue->ccm->ahb_reset0_cfg, BIT(AHB_GATE_OFFSET_USB0)); 4199d12a82eSJagan Teki if (glue->cfg->rst_bit) 4209d12a82eSJagan Teki clrbits_le32(&glue->ccm->ahb_reset0_cfg, 421*5c5fe883SJagan Teki BIT(glue->cfg->rst_bit)); 422bca4c3c5SHans de Goede #endif 423*5c5fe883SJagan Teki clrbits_le32(&glue->ccm->ahb_gate0, BIT(AHB_GATE_OFFSET_USB0)); 4249d12a82eSJagan Teki if (glue->cfg->clkgate_bit) 4259d12a82eSJagan Teki clrbits_le32(&glue->ccm->ahb_gate0, 426*5c5fe883SJagan Teki BIT(glue->cfg->clkgate_bit)); 427bca4c3c5SHans de Goede 4287c22e26eSHans de Goede free(host->host); 4297c22e26eSHans de Goede host->host = NULL; 4307c22e26eSHans de Goede 43191183babSHans de Goede return 0; 43291183babSHans de Goede } 43391183babSHans de Goede 43497202dd6SJagan Teki static const struct sunxi_musb_config sun4i_a10_cfg = { 43597202dd6SJagan Teki .config = &musb_config, 43697202dd6SJagan Teki }; 43797202dd6SJagan Teki 43897202dd6SJagan Teki static const struct sunxi_musb_config sun8i_h3_cfg = { 43997202dd6SJagan Teki .config = &musb_config_h3, 4409d12a82eSJagan Teki .rst_bit = 23, 4419d12a82eSJagan Teki .clkgate_bit = 23, 44297202dd6SJagan Teki }; 44397202dd6SJagan Teki 4443a61b080SMaxime Ripard static const struct udevice_id sunxi_musb_ids[] = { 44597202dd6SJagan Teki { .compatible = "allwinner,sun4i-a10-musb", 44697202dd6SJagan Teki .data = (ulong)&sun4i_a10_cfg }, 44797202dd6SJagan Teki { .compatible = "allwinner,sun6i-a31-musb", 44897202dd6SJagan Teki .data = (ulong)&sun4i_a10_cfg }, 44997202dd6SJagan Teki { .compatible = "allwinner,sun8i-a33-musb", 45097202dd6SJagan Teki .data = (ulong)&sun4i_a10_cfg }, 45197202dd6SJagan Teki { .compatible = "allwinner,sun8i-h3-musb", 45297202dd6SJagan Teki .data = (ulong)&sun8i_h3_cfg }, 4533a61b080SMaxime Ripard { } 4543a61b080SMaxime Ripard }; 4553a61b080SMaxime Ripard 45691183babSHans de Goede U_BOOT_DRIVER(usb_musb) = { 45791183babSHans de Goede .name = "sunxi-musb", 4583a61b080SMaxime Ripard #ifdef CONFIG_USB_MUSB_HOST 45991183babSHans de Goede .id = UCLASS_USB, 4603a61b080SMaxime Ripard #else 4613a61b080SMaxime Ripard .id = UCLASS_USB_DEV_GENERIC, 4623a61b080SMaxime Ripard #endif 4633a61b080SMaxime Ripard .of_match = sunxi_musb_ids, 46491183babSHans de Goede .probe = musb_usb_probe, 46591183babSHans de Goede .remove = musb_usb_remove, 4663a61b080SMaxime Ripard #ifdef CONFIG_USB_MUSB_HOST 46791183babSHans de Goede .ops = &musb_usb_ops, 4683a61b080SMaxime Ripard #endif 46991183babSHans de Goede .platdata_auto_alloc_size = sizeof(struct usb_platdata), 470831cc98bSJagan Teki .priv_auto_alloc_size = sizeof(struct sunxi_glue), 47191183babSHans de Goede }; 472