1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
287f938c9SSimon Glass /*
37ae18f37SLucas Stach * Copyright (c) 2011 The Chromium OS Authors.
47aaa5a60STom Warren * Copyright (c) 2009-2015 NVIDIA Corporation
57ae18f37SLucas Stach * Copyright (c) 2013 Lucas Stach
687f938c9SSimon Glass */
787f938c9SSimon Glass
887f938c9SSimon Glass #include <common.h>
9c3980ad3SSimon Glass #include <dm.h>
101221ce45SMasahiro Yamada #include <linux/errno.h>
117ae18f37SLucas Stach #include <asm/io.h>
127ae18f37SLucas Stach #include <asm-generic/gpio.h>
137ae18f37SLucas Stach #include <asm/arch/clock.h>
147ae18f37SLucas Stach #include <asm/arch-tegra/usb.h>
157e44d932SJim Lin #include <asm/arch-tegra/clk_rst.h>
1687f938c9SSimon Glass #include <usb.h>
177ae18f37SLucas Stach #include <usb/ulpi.h>
18b08c8c48SMasahiro Yamada #include <linux/libfdt.h>
1987f938c9SSimon Glass
2087f938c9SSimon Glass #include "ehci.h"
2187f938c9SSimon Glass
227e44d932SJim Lin #define USB1_ADDR_MASK 0xFFFF0000
237e44d932SJim Lin
247e44d932SJim Lin #define HOSTPC1_DEVLC 0x84
257e44d932SJim Lin #define HOSTPC1_PSPD(x) (((x) >> 25) & 0x3)
267e44d932SJim Lin
277ae18f37SLucas Stach #ifdef CONFIG_USB_ULPI
287ae18f37SLucas Stach #ifndef CONFIG_USB_ULPI_VIEWPORT
297ae18f37SLucas Stach #error "To use CONFIG_USB_ULPI on Tegra Boards you have to also \
307ae18f37SLucas Stach define CONFIG_USB_ULPI_VIEWPORT"
317ae18f37SLucas Stach #endif
327ae18f37SLucas Stach #endif
337ae18f37SLucas Stach
347ae18f37SLucas Stach /* Parameters we need for USB */
357ae18f37SLucas Stach enum {
367ae18f37SLucas Stach PARAM_DIVN, /* PLL FEEDBACK DIVIDer */
377ae18f37SLucas Stach PARAM_DIVM, /* PLL INPUT DIVIDER */
387ae18f37SLucas Stach PARAM_DIVP, /* POST DIVIDER (2^N) */
397ae18f37SLucas Stach PARAM_CPCON, /* BASE PLLC CHARGE Pump setup ctrl */
407ae18f37SLucas Stach PARAM_LFCON, /* BASE PLLC LOOP FILter setup ctrl */
417ae18f37SLucas Stach PARAM_ENABLE_DELAY_COUNT, /* PLL-U Enable Delay Count */
427ae18f37SLucas Stach PARAM_STABLE_COUNT, /* PLL-U STABLE count */
437ae18f37SLucas Stach PARAM_ACTIVE_DELAY_COUNT, /* PLL-U Active delay count */
447ae18f37SLucas Stach PARAM_XTAL_FREQ_COUNT, /* PLL-U XTAL frequency count */
457ae18f37SLucas Stach PARAM_DEBOUNCE_A_TIME, /* 10MS DELAY for BIAS_DEBOUNCE_A */
467ae18f37SLucas Stach PARAM_BIAS_TIME, /* 20US DELAY AFter bias cell op */
477ae18f37SLucas Stach
487ae18f37SLucas Stach PARAM_COUNT
497ae18f37SLucas Stach };
507ae18f37SLucas Stach
517ae18f37SLucas Stach /* Possible port types (dual role mode) */
527ae18f37SLucas Stach enum dr_mode {
537ae18f37SLucas Stach DR_MODE_NONE = 0,
547ae18f37SLucas Stach DR_MODE_HOST, /* supports host operation */
557ae18f37SLucas Stach DR_MODE_DEVICE, /* supports device operation */
567ae18f37SLucas Stach DR_MODE_OTG, /* supports both */
577ae18f37SLucas Stach };
587ae18f37SLucas Stach
5927f782b6SSimon Glass enum usb_ctlr_type {
6027f782b6SSimon Glass USB_CTLR_T20,
6127f782b6SSimon Glass USB_CTLR_T30,
6227f782b6SSimon Glass USB_CTLR_T114,
637aaa5a60STom Warren USB_CTLR_T210,
6427f782b6SSimon Glass
6527f782b6SSimon Glass USB_CTRL_COUNT,
6627f782b6SSimon Glass };
6727f782b6SSimon Glass
687ae18f37SLucas Stach /* Information about a USB port */
697ae18f37SLucas Stach struct fdt_usb {
70c3980ad3SSimon Glass struct ehci_ctrl ehci;
717ae18f37SLucas Stach struct usb_ctlr *reg; /* address of registers in physical memory */
727ae18f37SLucas Stach unsigned utmi:1; /* 1 if port has external tranceiver, else 0 */
737ae18f37SLucas Stach unsigned ulpi:1; /* 1 if port has external ULPI transceiver */
747ae18f37SLucas Stach unsigned enabled:1; /* 1 to enable, 0 to disable */
757ae18f37SLucas Stach unsigned has_legacy_mode:1; /* 1 if this port has legacy mode */
7627f782b6SSimon Glass enum usb_ctlr_type type;
77a4539a2aSStephen Warren enum usb_init_type init_type;
787ae18f37SLucas Stach enum dr_mode dr_mode; /* dual role mode */
797ae18f37SLucas Stach enum periph_id periph_id;/* peripheral id */
8046927e1eSSimon Glass struct gpio_desc vbus_gpio; /* GPIO for vbus enable */
8146927e1eSSimon Glass struct gpio_desc phy_reset_gpio; /* GPIO to reset ULPI phy */
827ae18f37SLucas Stach };
837ae18f37SLucas Stach
847ae18f37SLucas Stach /*
857ae18f37SLucas Stach * This table has USB timing parameters for each Oscillator frequency we
867ae18f37SLucas Stach * support. There are four sets of values:
877ae18f37SLucas Stach *
887ae18f37SLucas Stach * 1. PLLU configuration information (reference clock is osc/clk_m and
897ae18f37SLucas Stach * PLLU-FOs are fixed at 12MHz/60MHz/480MHz).
907ae18f37SLucas Stach *
917ae18f37SLucas Stach * Reference frequency 13.0MHz 19.2MHz 12.0MHz 26.0MHz
927ae18f37SLucas Stach * ----------------------------------------------------------------------
937ae18f37SLucas Stach * DIVN 960 (0x3c0) 200 (0c8) 960 (3c0h) 960 (3c0)
947ae18f37SLucas Stach * DIVM 13 (0d) 4 (04) 12 (0c) 26 (1a)
957ae18f37SLucas Stach * Filter frequency (MHz) 1 4.8 6 2
967ae18f37SLucas Stach * CPCON 1100b 0011b 1100b 1100b
977ae18f37SLucas Stach * LFCON0 0 0 0 0
987ae18f37SLucas Stach *
997ae18f37SLucas Stach * 2. PLL CONFIGURATION & PARAMETERS for different clock generators:
1007ae18f37SLucas Stach *
1017ae18f37SLucas Stach * Reference frequency 13.0MHz 19.2MHz 12.0MHz 26.0MHz
1027ae18f37SLucas Stach * ---------------------------------------------------------------------------
1037ae18f37SLucas Stach * PLLU_ENABLE_DLY_COUNT 02 (0x02) 03 (03) 02 (02) 04 (04)
1047ae18f37SLucas Stach * PLLU_STABLE_COUNT 51 (33) 75 (4B) 47 (2F) 102 (66)
1057ae18f37SLucas Stach * PLL_ACTIVE_DLY_COUNT 05 (05) 06 (06) 04 (04) 09 (09)
1067ae18f37SLucas Stach * XTAL_FREQ_COUNT 127 (7F) 187 (BB) 118 (76) 254 (FE)
1077ae18f37SLucas Stach *
1087ae18f37SLucas Stach * 3. Debounce values IdDig, Avalid, Bvalid, VbusValid, VbusWakeUp, and
1097ae18f37SLucas Stach * SessEnd. Each of these signals have their own debouncer and for each of
1107ae18f37SLucas Stach * those one out of two debouncing times can be chosen (BIAS_DEBOUNCE_A or
1117ae18f37SLucas Stach * BIAS_DEBOUNCE_B).
1127ae18f37SLucas Stach *
1137ae18f37SLucas Stach * The values of DEBOUNCE_A and DEBOUNCE_B are calculated as follows:
1147ae18f37SLucas Stach * 0xffff -> No debouncing at all
1157ae18f37SLucas Stach * <n> ms = <n> *1000 / (1/19.2MHz) / 4
1167ae18f37SLucas Stach *
1177ae18f37SLucas Stach * So to program a 1 ms debounce for BIAS_DEBOUNCE_A, we have:
1187ae18f37SLucas Stach * BIAS_DEBOUNCE_A[15:0] = 1000 * 19.2 / 4 = 4800 = 0x12c0
1197ae18f37SLucas Stach *
1207ae18f37SLucas Stach * We need to use only DebounceA for BOOTROM. We don't need the DebounceB
1217ae18f37SLucas Stach * values, so we can keep those to default.
1227ae18f37SLucas Stach *
1237ae18f37SLucas Stach * 4. The 20 microsecond delay after bias cell operation.
1247ae18f37SLucas Stach */
1257e44d932SJim Lin static const unsigned T20_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = {
1267ae18f37SLucas Stach /* DivN, DivM, DivP, CPCON, LFCON, Delays Debounce, Bias */
1277ae18f37SLucas Stach { 0x3C0, 0x0D, 0x00, 0xC, 0, 0x02, 0x33, 0x05, 0x7F, 0x7EF4, 5 },
1287ae18f37SLucas Stach { 0x0C8, 0x04, 0x00, 0x3, 0, 0x03, 0x4B, 0x06, 0xBB, 0xBB80, 7 },
1297ae18f37SLucas Stach { 0x3C0, 0x0C, 0x00, 0xC, 0, 0x02, 0x2F, 0x04, 0x76, 0x7530, 5 },
1303e8650c0STom Warren { 0x3C0, 0x1A, 0x00, 0xC, 0, 0x04, 0x66, 0x09, 0xFE, 0xFDE8, 9 },
1313e8650c0STom Warren { 0x000, 0x00, 0x00, 0x0, 0, 0x00, 0x00, 0x00, 0x00, 0x0000, 0 },
1323e8650c0STom Warren { 0x000, 0x00, 0x00, 0x0, 0, 0x00, 0x00, 0x00, 0x00, 0x0000, 0 }
1337ae18f37SLucas Stach };
1347ae18f37SLucas Stach
1357e44d932SJim Lin static const unsigned T30_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = {
1367e44d932SJim Lin /* DivN, DivM, DivP, CPCON, LFCON, Delays Debounce, Bias */
1377e44d932SJim Lin { 0x3C0, 0x0D, 0x00, 0xC, 1, 0x02, 0x33, 0x09, 0x7F, 0x7EF4, 5 },
1387e44d932SJim Lin { 0x0C8, 0x04, 0x00, 0x3, 0, 0x03, 0x4B, 0x0C, 0xBB, 0xBB80, 7 },
1397e44d932SJim Lin { 0x3C0, 0x0C, 0x00, 0xC, 1, 0x02, 0x2F, 0x08, 0x76, 0x7530, 5 },
1403e8650c0STom Warren { 0x3C0, 0x1A, 0x00, 0xC, 1, 0x04, 0x66, 0x09, 0xFE, 0xFDE8, 9 },
1413e8650c0STom Warren { 0x000, 0x00, 0x00, 0x0, 0, 0x00, 0x00, 0x00, 0x00, 0x0000, 0 },
1423e8650c0STom Warren { 0x000, 0x00, 0x00, 0x0, 0, 0x00, 0x00, 0x00, 0x00, 0x0000, 0 }
1437e44d932SJim Lin };
1447e44d932SJim Lin
1457e44d932SJim Lin static const unsigned T114_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = {
1467e44d932SJim Lin /* DivN, DivM, DivP, CPCON, LFCON, Delays Debounce, Bias */
1477e44d932SJim Lin { 0x3C0, 0x0D, 0x00, 0xC, 2, 0x02, 0x33, 0x09, 0x7F, 0x7EF4, 6 },
1487e44d932SJim Lin { 0x0C8, 0x04, 0x00, 0x3, 2, 0x03, 0x4B, 0x0C, 0xBB, 0xBB80, 8 },
1497e44d932SJim Lin { 0x3C0, 0x0C, 0x00, 0xC, 2, 0x02, 0x2F, 0x08, 0x76, 0x7530, 5 },
1503e8650c0STom Warren { 0x3C0, 0x1A, 0x00, 0xC, 2, 0x04, 0x66, 0x09, 0xFE, 0xFDE8, 11 },
1513e8650c0STom Warren { 0x000, 0x00, 0x00, 0x0, 0, 0x00, 0x00, 0x00, 0x00, 0x0000, 0 },
1523e8650c0STom Warren { 0x000, 0x00, 0x00, 0x0, 0, 0x00, 0x00, 0x00, 0x00, 0x0000, 0 }
1537e44d932SJim Lin };
1547e44d932SJim Lin
1557aaa5a60STom Warren /* NOTE: 13/26MHz settings are N/A for T210, so dupe 12MHz settings for now */
1567aaa5a60STom Warren static const unsigned T210_usb_pll[CLOCK_OSC_FREQ_COUNT][PARAM_COUNT] = {
1577aaa5a60STom Warren /* DivN, DivM, DivP, KCP, KVCO, Delays Debounce, Bias */
1583e8650c0STom Warren { 0x028, 0x01, 0x01, 0x0, 0, 0x02, 0x2F, 0x08, 0x76, 32500, 5 },
1597aaa5a60STom Warren { 0x019, 0x01, 0x01, 0x0, 0, 0x03, 0x4B, 0x0C, 0xBB, 48000, 8 },
1607aaa5a60STom Warren { 0x028, 0x01, 0x01, 0x0, 0, 0x02, 0x2F, 0x08, 0x76, 30000, 5 },
1613e8650c0STom Warren { 0x028, 0x01, 0x01, 0x0, 0, 0x02, 0x2F, 0x08, 0x76, 65000, 5 },
1623e8650c0STom Warren { 0x019, 0x02, 0x01, 0x0, 0, 0x05, 0x96, 0x18, 0x177, 96000, 15 },
1633e8650c0STom Warren { 0x028, 0x04, 0x01, 0x0, 0, 0x04, 0x66, 0x09, 0xFE, 120000, 20 }
1647aaa5a60STom Warren };
1657aaa5a60STom Warren
1667ae18f37SLucas Stach /* UTMIP Idle Wait Delay */
1677ae18f37SLucas Stach static const u8 utmip_idle_wait_delay = 17;
1687ae18f37SLucas Stach
1697ae18f37SLucas Stach /* UTMIP Elastic limit */
1707ae18f37SLucas Stach static const u8 utmip_elastic_limit = 16;
1717ae18f37SLucas Stach
1727ae18f37SLucas Stach /* UTMIP High Speed Sync Start Delay */
1737ae18f37SLucas Stach static const u8 utmip_hs_sync_start_delay = 9;
17487f938c9SSimon Glass
1757e44d932SJim Lin struct fdt_usb_controller {
1767e44d932SJim Lin /* flag to determine whether controller supports hostpc register */
1777e44d932SJim Lin u32 has_hostpc:1;
1787e44d932SJim Lin const unsigned *pll_parameter;
1797e44d932SJim Lin };
1807e44d932SJim Lin
18127f782b6SSimon Glass static struct fdt_usb_controller fdt_usb_controllers[USB_CTRL_COUNT] = {
1827e44d932SJim Lin {
1837e44d932SJim Lin .has_hostpc = 0,
1847e44d932SJim Lin .pll_parameter = (const unsigned *)T20_usb_pll,
1857e44d932SJim Lin },
1867e44d932SJim Lin {
1877e44d932SJim Lin .has_hostpc = 1,
1887e44d932SJim Lin .pll_parameter = (const unsigned *)T30_usb_pll,
1897e44d932SJim Lin },
1907e44d932SJim Lin {
1917e44d932SJim Lin .has_hostpc = 1,
1927e44d932SJim Lin .pll_parameter = (const unsigned *)T114_usb_pll,
1937e44d932SJim Lin },
1947aaa5a60STom Warren {
1957aaa5a60STom Warren .has_hostpc = 1,
1967aaa5a60STom Warren .pll_parameter = (const unsigned *)T210_usb_pll,
1977aaa5a60STom Warren },
1987e44d932SJim Lin };
1997e44d932SJim Lin
2008b3f7bf7SJim Lin /*
2018b3f7bf7SJim Lin * A known hardware issue where Connect Status Change bit of PORTSC register
2028b3f7bf7SJim Lin * of USB1 controller will be set after Port Reset.
2038b3f7bf7SJim Lin * We have to clear it in order for later device enumeration to proceed.
2048b3f7bf7SJim Lin */
tegra_ehci_powerup_fixup(struct ehci_ctrl * ctrl,uint32_t * status_reg,uint32_t * reg)205deb8508cSSimon Glass static void tegra_ehci_powerup_fixup(struct ehci_ctrl *ctrl,
206deb8508cSSimon Glass uint32_t *status_reg, uint32_t *reg)
2078b3f7bf7SJim Lin {
20856d42730SSimon Glass struct fdt_usb *config = ctrl->priv;
20956d42730SSimon Glass struct fdt_usb_controller *controller;
21056d42730SSimon Glass
21156d42730SSimon Glass controller = &fdt_usb_controllers[config->type];
2128b3f7bf7SJim Lin mdelay(50);
2137e44d932SJim Lin /* This is to avoid PORT_ENABLE bit to be cleared in "ehci-hcd.c". */
2147e44d932SJim Lin if (controller->has_hostpc)
2157e44d932SJim Lin *reg |= EHCI_PS_PE;
2167e44d932SJim Lin
217943104f0SSimon Glass if (!config->has_legacy_mode)
2188b3f7bf7SJim Lin return;
2198b3f7bf7SJim Lin /* For EHCI_PS_CSC to be cleared in ehci_hcd.c */
2208b3f7bf7SJim Lin if (ehci_readl(status_reg) & EHCI_PS_CSC)
2218b3f7bf7SJim Lin *reg |= EHCI_PS_CSC;
2228b3f7bf7SJim Lin }
22387f938c9SSimon Glass
tegra_ehci_set_usbmode(struct ehci_ctrl * ctrl)224deb8508cSSimon Glass static void tegra_ehci_set_usbmode(struct ehci_ctrl *ctrl)
2257e44d932SJim Lin {
22611d18a19SSimon Glass struct fdt_usb *config = ctrl->priv;
2277e44d932SJim Lin struct usb_ctlr *usbctlr;
2287e44d932SJim Lin uint32_t tmp;
2297e44d932SJim Lin
2307e44d932SJim Lin usbctlr = config->reg;
2317e44d932SJim Lin
2327e44d932SJim Lin tmp = ehci_readl(&usbctlr->usb_mode);
2337e44d932SJim Lin tmp |= USBMODE_CM_HC;
2347e44d932SJim Lin ehci_writel(&usbctlr->usb_mode, tmp);
2357e44d932SJim Lin }
2367e44d932SJim Lin
tegra_ehci_get_port_speed(struct ehci_ctrl * ctrl,uint32_t reg)237deb8508cSSimon Glass static int tegra_ehci_get_port_speed(struct ehci_ctrl *ctrl, uint32_t reg)
2387e44d932SJim Lin {
23956d42730SSimon Glass struct fdt_usb *config = ctrl->priv;
24056d42730SSimon Glass struct fdt_usb_controller *controller;
2417e44d932SJim Lin uint32_t tmp;
2427e44d932SJim Lin uint32_t *reg_ptr;
2437e44d932SJim Lin
24456d42730SSimon Glass controller = &fdt_usb_controllers[config->type];
2457e44d932SJim Lin if (controller->has_hostpc) {
2467338287dSSimon Glass reg_ptr = (uint32_t *)((u8 *)&ctrl->hcor->or_usbcmd +
2477338287dSSimon Glass HOSTPC1_DEVLC);
2487e44d932SJim Lin tmp = ehci_readl(reg_ptr);
2497e44d932SJim Lin return HOSTPC1_PSPD(tmp);
2507e44d932SJim Lin } else
2517e44d932SJim Lin return PORTSC_PSPD(reg);
2527e44d932SJim Lin }
2537e44d932SJim Lin
254a4539a2aSStephen Warren /* Set up VBUS for host/device mode */
set_up_vbus(struct fdt_usb * config,enum usb_init_type init)255a4539a2aSStephen Warren static void set_up_vbus(struct fdt_usb *config, enum usb_init_type init)
2567ae18f37SLucas Stach {
2577ae18f37SLucas Stach /*
258a4539a2aSStephen Warren * If we are an OTG port initializing in host mode,
259a4539a2aSStephen Warren * check if remote host is driving VBus and bail out in this case.
2607ae18f37SLucas Stach */
261a4539a2aSStephen Warren if (init == USB_INIT_HOST &&
262a4539a2aSStephen Warren config->dr_mode == DR_MODE_OTG &&
263a4539a2aSStephen Warren (readl(&config->reg->phy_vbus_sensors) & VBUS_VLD_STS)) {
264a4539a2aSStephen Warren printf("tegrausb: VBUS input active; not enabling as host\n");
2657ae18f37SLucas Stach return;
266a4539a2aSStephen Warren }
2677ae18f37SLucas Stach
26846927e1eSSimon Glass if (dm_gpio_is_valid(&config->vbus_gpio)) {
269a4539a2aSStephen Warren int vbus_value;
270a4539a2aSStephen Warren
27146927e1eSSimon Glass vbus_value = (init == USB_INIT_HOST);
27246927e1eSSimon Glass dm_gpio_set_value(&config->vbus_gpio, vbus_value);
273a4539a2aSStephen Warren
27446927e1eSSimon Glass debug("set_up_vbus: GPIO %d %d\n",
27546927e1eSSimon Glass gpio_get_number(&config->vbus_gpio), vbus_value);
2767ae18f37SLucas Stach }
2777ae18f37SLucas Stach }
2787ae18f37SLucas Stach
usbf_reset_controller(struct fdt_usb * config,struct usb_ctlr * usbctlr)2797e27bddaSSimon Glass static void usbf_reset_controller(struct fdt_usb *config,
2807e27bddaSSimon Glass struct usb_ctlr *usbctlr)
2817ae18f37SLucas Stach {
2827ae18f37SLucas Stach /* Reset the USB controller with 2us delay */
2837ae18f37SLucas Stach reset_periph(config->periph_id, 2);
2847ae18f37SLucas Stach
2857ae18f37SLucas Stach /*
2867ae18f37SLucas Stach * Set USB1_NO_LEGACY_MODE to 1, Registers are accessible under
2877ae18f37SLucas Stach * base address
2887ae18f37SLucas Stach */
2897ae18f37SLucas Stach if (config->has_legacy_mode)
2907ae18f37SLucas Stach setbits_le32(&usbctlr->usb1_legacy_ctrl, USB1_NO_LEGACY_MODE);
2917ae18f37SLucas Stach
2927ae18f37SLucas Stach /* Put UTMIP1/3 in reset */
2937ae18f37SLucas Stach setbits_le32(&usbctlr->susp_ctrl, UTMIP_RESET);
2947ae18f37SLucas Stach
2957ae18f37SLucas Stach /* Enable the UTMIP PHY */
2967ae18f37SLucas Stach if (config->utmi)
2977ae18f37SLucas Stach setbits_le32(&usbctlr->susp_ctrl, UTMIP_PHY_ENB);
2987ae18f37SLucas Stach }
2997ae18f37SLucas Stach
get_pll_timing(struct fdt_usb_controller * controller)30027f782b6SSimon Glass static const unsigned *get_pll_timing(struct fdt_usb_controller *controller)
3017e44d932SJim Lin {
3027e44d932SJim Lin const unsigned *timing;
3037e44d932SJim Lin
3047e44d932SJim Lin timing = controller->pll_parameter +
3057e44d932SJim Lin clock_get_osc_freq() * PARAM_COUNT;
3067e44d932SJim Lin
3077e44d932SJim Lin return timing;
3087e44d932SJim Lin }
3097e44d932SJim Lin
3102d34151fSStephen Warren /* select the PHY to use with a USB controller */
init_phy_mux(struct fdt_usb * config,uint pts,enum usb_init_type init)311a4539a2aSStephen Warren static void init_phy_mux(struct fdt_usb *config, uint pts,
312a4539a2aSStephen Warren enum usb_init_type init)
3132d34151fSStephen Warren {
3142d34151fSStephen Warren struct usb_ctlr *usbctlr = config->reg;
3152d34151fSStephen Warren
3162d34151fSStephen Warren #if defined(CONFIG_TEGRA20)
3172d34151fSStephen Warren if (config->periph_id == PERIPH_ID_USBD) {
3182d34151fSStephen Warren clrsetbits_le32(&usbctlr->port_sc1, PTS1_MASK,
319d1fcbae1SMarcel Ziswiler pts << PTS1_SHIFT);
3202d34151fSStephen Warren clrbits_le32(&usbctlr->port_sc1, STS1);
3212d34151fSStephen Warren } else {
3222d34151fSStephen Warren clrsetbits_le32(&usbctlr->port_sc1, PTS_MASK,
323d1fcbae1SMarcel Ziswiler pts << PTS_SHIFT);
3242d34151fSStephen Warren clrbits_le32(&usbctlr->port_sc1, STS);
3252d34151fSStephen Warren }
3262d34151fSStephen Warren #else
327a4539a2aSStephen Warren /* Set to Host mode (if applicable) after Controller Reset was done */
3282d34151fSStephen Warren clrsetbits_le32(&usbctlr->usb_mode, USBMODE_CM_HC,
329a4539a2aSStephen Warren (init == USB_INIT_HOST) ? USBMODE_CM_HC : 0);
330a4539a2aSStephen Warren /*
331a4539a2aSStephen Warren * Select PHY interface after setting host mode.
332a4539a2aSStephen Warren * For device mode, the ordering requirement is not an issue, since
333a4539a2aSStephen Warren * only the first USB controller supports device mode, and that USB
334a4539a2aSStephen Warren * controller can only talk to a UTMI PHY, so the PHY selection is
335a4539a2aSStephen Warren * already made at reset time, so this write is a no-op.
336a4539a2aSStephen Warren */
3372d34151fSStephen Warren clrsetbits_le32(&usbctlr->hostpc1_devlc, PTS_MASK,
3382d34151fSStephen Warren pts << PTS_SHIFT);
3392d34151fSStephen Warren clrbits_le32(&usbctlr->hostpc1_devlc, STS);
3402d34151fSStephen Warren #endif
3412d34151fSStephen Warren }
3422d34151fSStephen Warren
3437ae18f37SLucas Stach /* set up the UTMI USB controller with the parameters provided */
init_utmi_usb_controller(struct fdt_usb * config,enum usb_init_type init)344a4539a2aSStephen Warren static int init_utmi_usb_controller(struct fdt_usb *config,
345a4539a2aSStephen Warren enum usb_init_type init)
3467ae18f37SLucas Stach {
34727f782b6SSimon Glass struct fdt_usb_controller *controller;
348a4539a2aSStephen Warren u32 b_sess_valid_mask, val;
3497ae18f37SLucas Stach int loop_count;
3507ae18f37SLucas Stach const unsigned *timing;
3517ae18f37SLucas Stach struct usb_ctlr *usbctlr = config->reg;
3527e44d932SJim Lin struct clk_rst_ctlr *clkrst;
3537e44d932SJim Lin struct usb_ctlr *usb1ctlr;
3547ae18f37SLucas Stach
3557ae18f37SLucas Stach clock_enable(config->periph_id);
3567ae18f37SLucas Stach
3577ae18f37SLucas Stach /* Reset the usb controller */
3587ae18f37SLucas Stach usbf_reset_controller(config, usbctlr);
3597ae18f37SLucas Stach
3607ae18f37SLucas Stach /* Stop crystal clock by setting UTMIP_PHY_XTAL_CLOCKEN low */
3617ae18f37SLucas Stach clrbits_le32(&usbctlr->utmip_misc_cfg1, UTMIP_PHY_XTAL_CLOCKEN);
3627ae18f37SLucas Stach
3637ae18f37SLucas Stach /* Follow the crystal clock disable by >100ns delay */
3647ae18f37SLucas Stach udelay(1);
3657ae18f37SLucas Stach
366a4539a2aSStephen Warren b_sess_valid_mask = (VBUS_B_SESS_VLD_SW_VALUE | VBUS_B_SESS_VLD_SW_EN);
367a4539a2aSStephen Warren clrsetbits_le32(&usbctlr->phy_vbus_sensors, b_sess_valid_mask,
368a4539a2aSStephen Warren (init == USB_INIT_DEVICE) ? b_sess_valid_mask : 0);
369a4539a2aSStephen Warren
3707ae18f37SLucas Stach /*
3717ae18f37SLucas Stach * To Use the A Session Valid for cable detection logic, VBUS_WAKEUP
3727ae18f37SLucas Stach * mux must be switched to actually use a_sess_vld threshold.
3737ae18f37SLucas Stach */
3747e44d932SJim Lin if (config->dr_mode == DR_MODE_OTG &&
37546927e1eSSimon Glass dm_gpio_is_valid(&config->vbus_gpio))
3767ae18f37SLucas Stach clrsetbits_le32(&usbctlr->usb1_legacy_ctrl,
3777ae18f37SLucas Stach VBUS_SENSE_CTL_MASK,
3787ae18f37SLucas Stach VBUS_SENSE_CTL_A_SESS_VLD << VBUS_SENSE_CTL_SHIFT);
3797ae18f37SLucas Stach
38027f782b6SSimon Glass controller = &fdt_usb_controllers[config->type];
38127f782b6SSimon Glass debug("controller=%p, type=%d\n", controller, config->type);
38227f782b6SSimon Glass
3837ae18f37SLucas Stach /*
3847ae18f37SLucas Stach * PLL Delay CONFIGURATION settings. The following parameters control
3857ae18f37SLucas Stach * the bring up of the plls.
3867ae18f37SLucas Stach */
38727f782b6SSimon Glass timing = get_pll_timing(controller);
3887ae18f37SLucas Stach
3897e44d932SJim Lin if (!controller->has_hostpc) {
3907ae18f37SLucas Stach val = readl(&usbctlr->utmip_misc_cfg1);
3917ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_PLLU_STABLE_COUNT_MASK,
3927e44d932SJim Lin timing[PARAM_STABLE_COUNT] <<
3937e44d932SJim Lin UTMIP_PLLU_STABLE_COUNT_SHIFT);
3947ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_PLL_ACTIVE_DLY_COUNT_MASK,
3957ae18f37SLucas Stach timing[PARAM_ACTIVE_DELAY_COUNT] <<
3967ae18f37SLucas Stach UTMIP_PLL_ACTIVE_DLY_COUNT_SHIFT);
3977ae18f37SLucas Stach writel(val, &usbctlr->utmip_misc_cfg1);
3987ae18f37SLucas Stach
3997ae18f37SLucas Stach /* Set PLL enable delay count and crystal frequency count */
4007ae18f37SLucas Stach val = readl(&usbctlr->utmip_pll_cfg1);
4017ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_PLLU_ENABLE_DLY_COUNT_MASK,
4027ae18f37SLucas Stach timing[PARAM_ENABLE_DELAY_COUNT] <<
4037ae18f37SLucas Stach UTMIP_PLLU_ENABLE_DLY_COUNT_SHIFT);
4047ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_XTAL_FREQ_COUNT_MASK,
4057ae18f37SLucas Stach timing[PARAM_XTAL_FREQ_COUNT] <<
4067ae18f37SLucas Stach UTMIP_XTAL_FREQ_COUNT_SHIFT);
4077ae18f37SLucas Stach writel(val, &usbctlr->utmip_pll_cfg1);
4087e44d932SJim Lin } else {
4097e44d932SJim Lin clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
4107e44d932SJim Lin
4117e44d932SJim Lin val = readl(&clkrst->crc_utmip_pll_cfg2);
4127e44d932SJim Lin clrsetbits_le32(&val, UTMIP_PLLU_STABLE_COUNT_MASK,
4137e44d932SJim Lin timing[PARAM_STABLE_COUNT] <<
4147e44d932SJim Lin UTMIP_PLLU_STABLE_COUNT_SHIFT);
4157e44d932SJim Lin clrsetbits_le32(&val, UTMIP_PLL_ACTIVE_DLY_COUNT_MASK,
4167e44d932SJim Lin timing[PARAM_ACTIVE_DELAY_COUNT] <<
4177e44d932SJim Lin UTMIP_PLL_ACTIVE_DLY_COUNT_SHIFT);
4187e44d932SJim Lin writel(val, &clkrst->crc_utmip_pll_cfg2);
4197e44d932SJim Lin
4207e44d932SJim Lin /* Set PLL enable delay count and crystal frequency count */
4217e44d932SJim Lin val = readl(&clkrst->crc_utmip_pll_cfg1);
4227e44d932SJim Lin clrsetbits_le32(&val, UTMIP_PLLU_ENABLE_DLY_COUNT_MASK,
4237e44d932SJim Lin timing[PARAM_ENABLE_DELAY_COUNT] <<
4247e44d932SJim Lin UTMIP_PLLU_ENABLE_DLY_COUNT_SHIFT);
4257e44d932SJim Lin clrsetbits_le32(&val, UTMIP_XTAL_FREQ_COUNT_MASK,
4267e44d932SJim Lin timing[PARAM_XTAL_FREQ_COUNT] <<
4277e44d932SJim Lin UTMIP_XTAL_FREQ_COUNT_SHIFT);
4287e44d932SJim Lin writel(val, &clkrst->crc_utmip_pll_cfg1);
4297e44d932SJim Lin
4307e44d932SJim Lin /* Disable Power Down state for PLL */
4317e44d932SJim Lin clrbits_le32(&clkrst->crc_utmip_pll_cfg1,
4327e44d932SJim Lin PLLU_POWERDOWN | PLL_ENABLE_POWERDOWN |
4337e44d932SJim Lin PLL_ACTIVE_POWERDOWN);
4347e44d932SJim Lin
4357e44d932SJim Lin /* Recommended PHY settings for EYE diagram */
4367e44d932SJim Lin val = readl(&usbctlr->utmip_xcvr_cfg0);
4377e44d932SJim Lin clrsetbits_le32(&val, UTMIP_XCVR_SETUP_MASK,
4387e44d932SJim Lin 0x4 << UTMIP_XCVR_SETUP_SHIFT);
4397e44d932SJim Lin clrsetbits_le32(&val, UTMIP_XCVR_SETUP_MSB_MASK,
4407e44d932SJim Lin 0x3 << UTMIP_XCVR_SETUP_MSB_SHIFT);
4417e44d932SJim Lin clrsetbits_le32(&val, UTMIP_XCVR_HSSLEW_MSB_MASK,
4427e44d932SJim Lin 0x8 << UTMIP_XCVR_HSSLEW_MSB_SHIFT);
4437e44d932SJim Lin writel(val, &usbctlr->utmip_xcvr_cfg0);
4447e44d932SJim Lin clrsetbits_le32(&usbctlr->utmip_xcvr_cfg1,
4457e44d932SJim Lin UTMIP_XCVR_TERM_RANGE_ADJ_MASK,
4467e44d932SJim Lin 0x7 << UTMIP_XCVR_TERM_RANGE_ADJ_SHIFT);
4477e44d932SJim Lin
4487e44d932SJim Lin /* Some registers can be controlled from USB1 only. */
4497e44d932SJim Lin if (config->periph_id != PERIPH_ID_USBD) {
4507e44d932SJim Lin clock_enable(PERIPH_ID_USBD);
4517e44d932SJim Lin /* Disable Reset if in Reset state */
4527e44d932SJim Lin reset_set_enable(PERIPH_ID_USBD, 0);
4537e44d932SJim Lin }
4547e44d932SJim Lin usb1ctlr = (struct usb_ctlr *)
45596df9c7eSThierry Reding ((unsigned long)config->reg & USB1_ADDR_MASK);
4567e44d932SJim Lin val = readl(&usb1ctlr->utmip_bias_cfg0);
4577e44d932SJim Lin setbits_le32(&val, UTMIP_HSDISCON_LEVEL_MSB);
4587e44d932SJim Lin clrsetbits_le32(&val, UTMIP_HSDISCON_LEVEL_MASK,
4597e44d932SJim Lin 0x1 << UTMIP_HSDISCON_LEVEL_SHIFT);
4607e44d932SJim Lin clrsetbits_le32(&val, UTMIP_HSSQUELCH_LEVEL_MASK,
4617e44d932SJim Lin 0x2 << UTMIP_HSSQUELCH_LEVEL_SHIFT);
4627e44d932SJim Lin writel(val, &usb1ctlr->utmip_bias_cfg0);
4637e44d932SJim Lin
4647e44d932SJim Lin /* Miscellaneous setting mentioned in Programming Guide */
4657e44d932SJim Lin clrbits_le32(&usbctlr->utmip_misc_cfg0,
4667e44d932SJim Lin UTMIP_SUSPEND_EXIT_ON_EDGE);
4677e44d932SJim Lin }
4687ae18f37SLucas Stach
4697ae18f37SLucas Stach /* Setting the tracking length time */
4707ae18f37SLucas Stach clrsetbits_le32(&usbctlr->utmip_bias_cfg1,
4717ae18f37SLucas Stach UTMIP_BIAS_PDTRK_COUNT_MASK,
4727ae18f37SLucas Stach timing[PARAM_BIAS_TIME] << UTMIP_BIAS_PDTRK_COUNT_SHIFT);
4737ae18f37SLucas Stach
4747ae18f37SLucas Stach /* Program debounce time for VBUS to become valid */
4757ae18f37SLucas Stach clrsetbits_le32(&usbctlr->utmip_debounce_cfg0,
4767ae18f37SLucas Stach UTMIP_DEBOUNCE_CFG0_MASK,
4777ae18f37SLucas Stach timing[PARAM_DEBOUNCE_A_TIME] << UTMIP_DEBOUNCE_CFG0_SHIFT);
4787ae18f37SLucas Stach
4797aaa5a60STom Warren if (timing[PARAM_DEBOUNCE_A_TIME] > 0xFFFF) {
4807aaa5a60STom Warren clrsetbits_le32(&usbctlr->utmip_debounce_cfg0,
4817aaa5a60STom Warren UTMIP_DEBOUNCE_CFG0_MASK,
4827aaa5a60STom Warren (timing[PARAM_DEBOUNCE_A_TIME] >> 1)
4837aaa5a60STom Warren << UTMIP_DEBOUNCE_CFG0_SHIFT);
4847aaa5a60STom Warren clrsetbits_le32(&usbctlr->utmip_bias_cfg1,
4857aaa5a60STom Warren UTMIP_BIAS_DEBOUNCE_TIMESCALE_MASK,
4867aaa5a60STom Warren 1 << UTMIP_BIAS_DEBOUNCE_TIMESCALE_SHIFT);
4877aaa5a60STom Warren }
4887aaa5a60STom Warren
4897ae18f37SLucas Stach setbits_le32(&usbctlr->utmip_tx_cfg0, UTMIP_FS_PREAMBLE_J);
4907ae18f37SLucas Stach
4917ae18f37SLucas Stach /* Disable battery charge enabling bit */
4927ae18f37SLucas Stach setbits_le32(&usbctlr->utmip_bat_chrg_cfg0, UTMIP_PD_CHRG);
4937ae18f37SLucas Stach
4947ae18f37SLucas Stach clrbits_le32(&usbctlr->utmip_xcvr_cfg0, UTMIP_XCVR_LSBIAS_SE);
4957ae18f37SLucas Stach setbits_le32(&usbctlr->utmip_spare_cfg0, FUSE_SETUP_SEL);
4967ae18f37SLucas Stach
4977ae18f37SLucas Stach /*
4987ae18f37SLucas Stach * Configure the UTMIP_IDLE_WAIT and UTMIP_ELASTIC_LIMIT
4997ae18f37SLucas Stach * Setting these fields, together with default values of the
5007ae18f37SLucas Stach * other fields, results in programming the registers below as
5017ae18f37SLucas Stach * follows:
5027ae18f37SLucas Stach * UTMIP_HSRX_CFG0 = 0x9168c000
5037ae18f37SLucas Stach * UTMIP_HSRX_CFG1 = 0x13
5047ae18f37SLucas Stach */
5057ae18f37SLucas Stach
5067ae18f37SLucas Stach /* Set PLL enable delay count and Crystal frequency count */
5077ae18f37SLucas Stach val = readl(&usbctlr->utmip_hsrx_cfg0);
5087ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_IDLE_WAIT_MASK,
5097ae18f37SLucas Stach utmip_idle_wait_delay << UTMIP_IDLE_WAIT_SHIFT);
5107ae18f37SLucas Stach clrsetbits_le32(&val, UTMIP_ELASTIC_LIMIT_MASK,
5117ae18f37SLucas Stach utmip_elastic_limit << UTMIP_ELASTIC_LIMIT_SHIFT);
5127ae18f37SLucas Stach writel(val, &usbctlr->utmip_hsrx_cfg0);
5137ae18f37SLucas Stach
5147ae18f37SLucas Stach /* Configure the UTMIP_HS_SYNC_START_DLY */
5157ae18f37SLucas Stach clrsetbits_le32(&usbctlr->utmip_hsrx_cfg1,
5167ae18f37SLucas Stach UTMIP_HS_SYNC_START_DLY_MASK,
5177ae18f37SLucas Stach utmip_hs_sync_start_delay << UTMIP_HS_SYNC_START_DLY_SHIFT);
5187ae18f37SLucas Stach
5197ae18f37SLucas Stach /* Preceed the crystal clock disable by >100ns delay. */
5207ae18f37SLucas Stach udelay(1);
5217ae18f37SLucas Stach
5227ae18f37SLucas Stach /* Resuscitate crystal clock by setting UTMIP_PHY_XTAL_CLOCKEN */
5237ae18f37SLucas Stach setbits_le32(&usbctlr->utmip_misc_cfg1, UTMIP_PHY_XTAL_CLOCKEN);
5247ae18f37SLucas Stach
5257e44d932SJim Lin if (controller->has_hostpc) {
5267e44d932SJim Lin if (config->periph_id == PERIPH_ID_USBD)
5277e44d932SJim Lin clrbits_le32(&clkrst->crc_utmip_pll_cfg2,
5287e44d932SJim Lin UTMIP_FORCE_PD_SAMP_A_POWERDOWN);
529b03f4b37SStefan Agner if (config->periph_id == PERIPH_ID_USB2)
530b03f4b37SStefan Agner clrbits_le32(&clkrst->crc_utmip_pll_cfg2,
531b03f4b37SStefan Agner UTMIP_FORCE_PD_SAMP_B_POWERDOWN);
5327e44d932SJim Lin if (config->periph_id == PERIPH_ID_USB3)
5337e44d932SJim Lin clrbits_le32(&clkrst->crc_utmip_pll_cfg2,
5347e44d932SJim Lin UTMIP_FORCE_PD_SAMP_C_POWERDOWN);
5357e44d932SJim Lin }
5367ae18f37SLucas Stach /* Finished the per-controller init. */
5377ae18f37SLucas Stach
5387ae18f37SLucas Stach /* De-assert UTMIP_RESET to bring out of reset. */
5397ae18f37SLucas Stach clrbits_le32(&usbctlr->susp_ctrl, UTMIP_RESET);
5407ae18f37SLucas Stach
5417ae18f37SLucas Stach /* Wait for the phy clock to become valid in 100 ms */
5427ae18f37SLucas Stach for (loop_count = 100000; loop_count != 0; loop_count--) {
5437ae18f37SLucas Stach if (readl(&usbctlr->susp_ctrl) & USB_PHY_CLK_VALID)
5447ae18f37SLucas Stach break;
5457ae18f37SLucas Stach udelay(1);
5467ae18f37SLucas Stach }
5477ae18f37SLucas Stach if (!loop_count)
5487e27bddaSSimon Glass return -ETIMEDOUT;
5497ae18f37SLucas Stach
5507ae18f37SLucas Stach /* Disable ICUSB FS/LS transceiver */
5517ae18f37SLucas Stach clrbits_le32(&usbctlr->icusb_ctrl, IC_ENB1);
5527ae18f37SLucas Stach
5537ae18f37SLucas Stach /* Select UTMI parallel interface */
554a4539a2aSStephen Warren init_phy_mux(config, PTS_UTMI, init);
5557ae18f37SLucas Stach
5567ae18f37SLucas Stach /* Deassert power down state */
5577ae18f37SLucas Stach clrbits_le32(&usbctlr->utmip_xcvr_cfg0, UTMIP_FORCE_PD_POWERDOWN |
5587ae18f37SLucas Stach UTMIP_FORCE_PD2_POWERDOWN | UTMIP_FORCE_PDZI_POWERDOWN);
5597ae18f37SLucas Stach clrbits_le32(&usbctlr->utmip_xcvr_cfg1, UTMIP_FORCE_PDDISC_POWERDOWN |
5607ae18f37SLucas Stach UTMIP_FORCE_PDCHRP_POWERDOWN | UTMIP_FORCE_PDDR_POWERDOWN);
5617ae18f37SLucas Stach
5627e44d932SJim Lin if (controller->has_hostpc) {
5637e44d932SJim Lin /*
5647e44d932SJim Lin * BIAS Pad Power Down is common among all 3 USB
5657e44d932SJim Lin * controllers and can be controlled from USB1 only.
5667e44d932SJim Lin */
5677e44d932SJim Lin usb1ctlr = (struct usb_ctlr *)
56896df9c7eSThierry Reding ((unsigned long)config->reg & USB1_ADDR_MASK);
5697e44d932SJim Lin clrbits_le32(&usb1ctlr->utmip_bias_cfg0, UTMIP_BIASPD);
5707e44d932SJim Lin udelay(25);
5717e44d932SJim Lin clrbits_le32(&usb1ctlr->utmip_bias_cfg1,
5727e44d932SJim Lin UTMIP_FORCE_PDTRK_POWERDOWN);
5737e44d932SJim Lin }
5747ae18f37SLucas Stach return 0;
5757ae18f37SLucas Stach }
5767ae18f37SLucas Stach
5777ae18f37SLucas Stach #ifdef CONFIG_USB_ULPI
5787ae18f37SLucas Stach /* if board file does not set a ULPI reference frequency we default to 24MHz */
5797ae18f37SLucas Stach #ifndef CONFIG_ULPI_REF_CLK
5807ae18f37SLucas Stach #define CONFIG_ULPI_REF_CLK 24000000
5817ae18f37SLucas Stach #endif
5827ae18f37SLucas Stach
5837ae18f37SLucas Stach /* set up the ULPI USB controller with the parameters provided */
init_ulpi_usb_controller(struct fdt_usb * config,enum usb_init_type init)584a4539a2aSStephen Warren static int init_ulpi_usb_controller(struct fdt_usb *config,
585a4539a2aSStephen Warren enum usb_init_type init)
5867ae18f37SLucas Stach {
5877ae18f37SLucas Stach u32 val;
5887ae18f37SLucas Stach int loop_count;
5897ae18f37SLucas Stach struct ulpi_viewport ulpi_vp;
5907ae18f37SLucas Stach struct usb_ctlr *usbctlr = config->reg;
5917e27bddaSSimon Glass int ret;
5927ae18f37SLucas Stach
5937ae18f37SLucas Stach /* set up ULPI reference clock on pllp_out4 */
5947ae18f37SLucas Stach clock_enable(PERIPH_ID_DEV2_OUT);
5957ae18f37SLucas Stach clock_set_pllout(CLOCK_ID_PERIPH, PLL_OUT4, CONFIG_ULPI_REF_CLK);
5967ae18f37SLucas Stach
5977ae18f37SLucas Stach /* reset ULPI phy */
59846927e1eSSimon Glass if (dm_gpio_is_valid(&config->phy_reset_gpio)) {
5992f6a7e8cSStephen Warren /*
6002f6a7e8cSStephen Warren * This GPIO is typically active-low, and marked as such in
6012f6a7e8cSStephen Warren * device tree. dm_gpio_set_value() takes this into account
6022f6a7e8cSStephen Warren * and inverts the value we pass here if required. In other
6032f6a7e8cSStephen Warren * words, this first call logically asserts the reset signal,
6042f6a7e8cSStephen Warren * which typically results in driving the physical GPIO low,
6052f6a7e8cSStephen Warren * and the second call logically de-asserts the reset signal,
6062f6a7e8cSStephen Warren * which typically results in driver the GPIO high.
6072f6a7e8cSStephen Warren */
60846927e1eSSimon Glass dm_gpio_set_value(&config->phy_reset_gpio, 1);
6092f6a7e8cSStephen Warren mdelay(5);
6102f6a7e8cSStephen Warren dm_gpio_set_value(&config->phy_reset_gpio, 0);
6117ae18f37SLucas Stach }
6127ae18f37SLucas Stach
6137ae18f37SLucas Stach /* Reset the usb controller */
6147ae18f37SLucas Stach clock_enable(config->periph_id);
6157ae18f37SLucas Stach usbf_reset_controller(config, usbctlr);
6167ae18f37SLucas Stach
6177ae18f37SLucas Stach /* enable pinmux bypass */
6187ae18f37SLucas Stach setbits_le32(&usbctlr->ulpi_timing_ctrl_0,
6197ae18f37SLucas Stach ULPI_CLKOUT_PINMUX_BYP | ULPI_OUTPUT_PINMUX_BYP);
6207ae18f37SLucas Stach
6217ae18f37SLucas Stach /* Select ULPI parallel interface */
622a4539a2aSStephen Warren init_phy_mux(config, PTS_ULPI, init);
6237ae18f37SLucas Stach
6247ae18f37SLucas Stach /* enable ULPI transceiver */
6257ae18f37SLucas Stach setbits_le32(&usbctlr->susp_ctrl, ULPI_PHY_ENB);
6267ae18f37SLucas Stach
6277ae18f37SLucas Stach /* configure ULPI transceiver timings */
6287ae18f37SLucas Stach val = 0;
6297ae18f37SLucas Stach writel(val, &usbctlr->ulpi_timing_ctrl_1);
6307ae18f37SLucas Stach
6317ae18f37SLucas Stach val |= ULPI_DATA_TRIMMER_SEL(4);
6327ae18f37SLucas Stach val |= ULPI_STPDIRNXT_TRIMMER_SEL(4);
6337ae18f37SLucas Stach val |= ULPI_DIR_TRIMMER_SEL(4);
6347ae18f37SLucas Stach writel(val, &usbctlr->ulpi_timing_ctrl_1);
6357ae18f37SLucas Stach udelay(10);
6367ae18f37SLucas Stach
6377ae18f37SLucas Stach val |= ULPI_DATA_TRIMMER_LOAD;
6387ae18f37SLucas Stach val |= ULPI_STPDIRNXT_TRIMMER_LOAD;
6397ae18f37SLucas Stach val |= ULPI_DIR_TRIMMER_LOAD;
6407ae18f37SLucas Stach writel(val, &usbctlr->ulpi_timing_ctrl_1);
6417ae18f37SLucas Stach
6427ae18f37SLucas Stach /* set up phy for host operation with external vbus supply */
6437ae18f37SLucas Stach ulpi_vp.port_num = 0;
6447ae18f37SLucas Stach ulpi_vp.viewport_addr = (u32)&usbctlr->ulpi_viewport;
6457ae18f37SLucas Stach
6467e27bddaSSimon Glass ret = ulpi_init(&ulpi_vp);
6477e27bddaSSimon Glass if (ret) {
6487ae18f37SLucas Stach printf("Tegra ULPI viewport init failed\n");
6497e27bddaSSimon Glass return ret;
6507ae18f37SLucas Stach }
6517ae18f37SLucas Stach
6527ae18f37SLucas Stach ulpi_set_vbus(&ulpi_vp, 1, 1);
6537ae18f37SLucas Stach ulpi_set_vbus_indicator(&ulpi_vp, 1, 1, 0);
6547ae18f37SLucas Stach
6557ae18f37SLucas Stach /* enable wakeup events */
6567ae18f37SLucas Stach setbits_le32(&usbctlr->port_sc1, WKCN | WKDS | WKOC);
6577ae18f37SLucas Stach
6587ae18f37SLucas Stach /* Enable and wait for the phy clock to become valid in 100 ms */
6597ae18f37SLucas Stach setbits_le32(&usbctlr->susp_ctrl, USB_SUSP_CLR);
6607ae18f37SLucas Stach for (loop_count = 100000; loop_count != 0; loop_count--) {
6617ae18f37SLucas Stach if (readl(&usbctlr->susp_ctrl) & USB_PHY_CLK_VALID)
6627ae18f37SLucas Stach break;
6637ae18f37SLucas Stach udelay(1);
6647ae18f37SLucas Stach }
6657ae18f37SLucas Stach if (!loop_count)
6667e27bddaSSimon Glass return -ETIMEDOUT;
6677ae18f37SLucas Stach clrbits_le32(&usbctlr->susp_ctrl, USB_SUSP_CLR);
6687ae18f37SLucas Stach
6697ae18f37SLucas Stach return 0;
6707ae18f37SLucas Stach }
6717ae18f37SLucas Stach #else
init_ulpi_usb_controller(struct fdt_usb * config,enum usb_init_type init)672a4539a2aSStephen Warren static int init_ulpi_usb_controller(struct fdt_usb *config,
673a4539a2aSStephen Warren enum usb_init_type init)
6747ae18f37SLucas Stach {
6757ae18f37SLucas Stach printf("No code to set up ULPI controller, please enable"
6767ae18f37SLucas Stach "CONFIG_USB_ULPI and CONFIG_USB_ULPI_VIEWPORT");
6777e27bddaSSimon Glass return -ENOSYS;
6787ae18f37SLucas Stach }
6797ae18f37SLucas Stach #endif
6807ae18f37SLucas Stach
config_clock(const u32 timing[])6817ae18f37SLucas Stach static void config_clock(const u32 timing[])
6827ae18f37SLucas Stach {
6837aaa5a60STom Warren debug("%s: DIVM = %d, DIVN = %d, DIVP = %d, cpcon/lfcon = %d/%d\n",
6847aaa5a60STom Warren __func__, timing[PARAM_DIVM], timing[PARAM_DIVN],
6857aaa5a60STom Warren timing[PARAM_DIVP], timing[PARAM_CPCON], timing[PARAM_LFCON]);
6867aaa5a60STom Warren
6877ae18f37SLucas Stach clock_start_pll(CLOCK_ID_USB,
6887ae18f37SLucas Stach timing[PARAM_DIVM], timing[PARAM_DIVN], timing[PARAM_DIVP],
6897ae18f37SLucas Stach timing[PARAM_CPCON], timing[PARAM_LFCON]);
6907ae18f37SLucas Stach }
6917ae18f37SLucas Stach
fdt_decode_usb(struct udevice * dev,struct fdt_usb * config)6924e9838c1SSimon Glass static int fdt_decode_usb(struct udevice *dev, struct fdt_usb *config)
6937ae18f37SLucas Stach {
6947ae18f37SLucas Stach const char *phy, *mode;
6957ae18f37SLucas Stach
6965ae28c0aSSimon Glass config->reg = (struct usb_ctlr *)dev_read_addr(dev);
6975ae28c0aSSimon Glass debug("reg=%p\n", config->reg);
6985ae28c0aSSimon Glass mode = dev_read_string(dev, "dr_mode");
6997ae18f37SLucas Stach if (mode) {
7007ae18f37SLucas Stach if (0 == strcmp(mode, "host"))
7017ae18f37SLucas Stach config->dr_mode = DR_MODE_HOST;
7027ae18f37SLucas Stach else if (0 == strcmp(mode, "peripheral"))
7037ae18f37SLucas Stach config->dr_mode = DR_MODE_DEVICE;
7047ae18f37SLucas Stach else if (0 == strcmp(mode, "otg"))
7057ae18f37SLucas Stach config->dr_mode = DR_MODE_OTG;
7067ae18f37SLucas Stach else {
7077ae18f37SLucas Stach debug("%s: Cannot decode dr_mode '%s'\n", __func__,
7087ae18f37SLucas Stach mode);
7097e27bddaSSimon Glass return -EINVAL;
7107ae18f37SLucas Stach }
7117ae18f37SLucas Stach } else {
7127ae18f37SLucas Stach config->dr_mode = DR_MODE_HOST;
7137ae18f37SLucas Stach }
7147ae18f37SLucas Stach
7155ae28c0aSSimon Glass phy = dev_read_string(dev, "phy_type");
7167ae18f37SLucas Stach config->utmi = phy && 0 == strcmp("utmi", phy);
7177ae18f37SLucas Stach config->ulpi = phy && 0 == strcmp("ulpi", phy);
7185ae28c0aSSimon Glass config->has_legacy_mode = dev_read_bool(dev, "nvidia,has-legacy-mode");
719000f15faSSimon Glass config->periph_id = clock_decode_periph_id(dev);
7207ae18f37SLucas Stach if (config->periph_id == PERIPH_ID_NONE) {
7217ae18f37SLucas Stach debug("%s: Missing/invalid peripheral ID\n", __func__);
7227e27bddaSSimon Glass return -EINVAL;
7237ae18f37SLucas Stach }
7245ae28c0aSSimon Glass gpio_request_by_name(dev, "nvidia,vbus-gpio", 0, &config->vbus_gpio,
7255ae28c0aSSimon Glass GPIOD_IS_OUT);
7265ae28c0aSSimon Glass gpio_request_by_name(dev, "nvidia,phy-reset-gpio", 0,
72746927e1eSSimon Glass &config->phy_reset_gpio, GPIOD_IS_OUT);
7285ae28c0aSSimon Glass debug("legacy_mode=%d, utmi=%d, ulpi=%d, periph_id=%d, vbus=%d, phy_reset=%d, dr_mode=%d, reg=%p\n",
7295ae28c0aSSimon Glass config->has_legacy_mode, config->utmi, config->ulpi,
7305ae28c0aSSimon Glass config->periph_id, gpio_get_number(&config->vbus_gpio),
7315ae28c0aSSimon Glass gpio_get_number(&config->phy_reset_gpio), config->dr_mode,
7325ae28c0aSSimon Glass config->reg);
7337ae18f37SLucas Stach
7347ae18f37SLucas Stach return 0;
7357ae18f37SLucas Stach }
7367ae18f37SLucas Stach
usb_common_init(struct fdt_usb * config,enum usb_init_type init)737ddb9a502SSimon Glass int usb_common_init(struct fdt_usb *config, enum usb_init_type init)
738ddb9a502SSimon Glass {
739ddb9a502SSimon Glass int ret = 0;
740ddb9a502SSimon Glass
741ddb9a502SSimon Glass switch (init) {
742ddb9a502SSimon Glass case USB_INIT_HOST:
743ddb9a502SSimon Glass switch (config->dr_mode) {
744ddb9a502SSimon Glass case DR_MODE_HOST:
745ddb9a502SSimon Glass case DR_MODE_OTG:
746ddb9a502SSimon Glass break;
747ddb9a502SSimon Glass default:
748ddb9a502SSimon Glass printf("tegrausb: Invalid dr_mode %d for host mode\n",
749ddb9a502SSimon Glass config->dr_mode);
750ddb9a502SSimon Glass return -1;
751ddb9a502SSimon Glass }
752ddb9a502SSimon Glass break;
753ddb9a502SSimon Glass case USB_INIT_DEVICE:
754ddb9a502SSimon Glass if (config->periph_id != PERIPH_ID_USBD) {
755ddb9a502SSimon Glass printf("tegrausb: Device mode only supported on first USB controller\n");
756ddb9a502SSimon Glass return -1;
757ddb9a502SSimon Glass }
758ddb9a502SSimon Glass if (!config->utmi) {
759ddb9a502SSimon Glass printf("tegrausb: Device mode only supported with UTMI PHY\n");
760ddb9a502SSimon Glass return -1;
761ddb9a502SSimon Glass }
762ddb9a502SSimon Glass switch (config->dr_mode) {
763ddb9a502SSimon Glass case DR_MODE_DEVICE:
764ddb9a502SSimon Glass case DR_MODE_OTG:
765ddb9a502SSimon Glass break;
766ddb9a502SSimon Glass default:
767ddb9a502SSimon Glass printf("tegrausb: Invalid dr_mode %d for device mode\n",
768ddb9a502SSimon Glass config->dr_mode);
769ddb9a502SSimon Glass return -1;
770ddb9a502SSimon Glass }
771ddb9a502SSimon Glass break;
772ddb9a502SSimon Glass default:
773ddb9a502SSimon Glass printf("tegrausb: Unknown USB_INIT_* %d\n", init);
774ddb9a502SSimon Glass return -1;
775ddb9a502SSimon Glass }
776ddb9a502SSimon Glass
777ddb9a502SSimon Glass debug("%d, %d\n", config->utmi, config->ulpi);
778ddb9a502SSimon Glass if (config->utmi)
779ddb9a502SSimon Glass ret = init_utmi_usb_controller(config, init);
780ddb9a502SSimon Glass else if (config->ulpi)
781ddb9a502SSimon Glass ret = init_ulpi_usb_controller(config, init);
782ddb9a502SSimon Glass if (ret)
783ddb9a502SSimon Glass return ret;
784ddb9a502SSimon Glass
785ddb9a502SSimon Glass set_up_vbus(config, init);
786ddb9a502SSimon Glass
787ddb9a502SSimon Glass config->init_type = init;
788ddb9a502SSimon Glass
789ddb9a502SSimon Glass return 0;
790ddb9a502SSimon Glass }
791ddb9a502SSimon Glass
usb_common_uninit(struct fdt_usb * priv)792ddb9a502SSimon Glass void usb_common_uninit(struct fdt_usb *priv)
793ddb9a502SSimon Glass {
794ddb9a502SSimon Glass struct usb_ctlr *usbctlr;
795ddb9a502SSimon Glass
796ddb9a502SSimon Glass usbctlr = priv->reg;
797ddb9a502SSimon Glass
798ddb9a502SSimon Glass /* Stop controller */
799ddb9a502SSimon Glass writel(0, &usbctlr->usb_cmd);
800ddb9a502SSimon Glass udelay(1000);
801ddb9a502SSimon Glass
802ddb9a502SSimon Glass /* Initiate controller reset */
803ddb9a502SSimon Glass writel(2, &usbctlr->usb_cmd);
804ddb9a502SSimon Glass udelay(1000);
805ddb9a502SSimon Glass }
806ddb9a502SSimon Glass
807deb8508cSSimon Glass static const struct ehci_ops tegra_ehci_ops = {
808deb8508cSSimon Glass .set_usb_mode = tegra_ehci_set_usbmode,
809deb8508cSSimon Glass .get_port_speed = tegra_ehci_get_port_speed,
810deb8508cSSimon Glass .powerup_fixup = tegra_ehci_powerup_fixup,
811deb8508cSSimon Glass };
812deb8508cSSimon Glass
ehci_usb_ofdata_to_platdata(struct udevice * dev)813c3980ad3SSimon Glass static int ehci_usb_ofdata_to_platdata(struct udevice *dev)
814c3980ad3SSimon Glass {
815c3980ad3SSimon Glass struct fdt_usb *priv = dev_get_priv(dev);
816c3980ad3SSimon Glass int ret;
817c3980ad3SSimon Glass
8184e9838c1SSimon Glass ret = fdt_decode_usb(dev, priv);
819c3980ad3SSimon Glass if (ret)
820c3980ad3SSimon Glass return ret;
821c3980ad3SSimon Glass
822c3980ad3SSimon Glass priv->type = dev_get_driver_data(dev);
823c3980ad3SSimon Glass
824c3980ad3SSimon Glass return 0;
825c3980ad3SSimon Glass }
826c3980ad3SSimon Glass
ehci_usb_probe(struct udevice * dev)827c3980ad3SSimon Glass static int ehci_usb_probe(struct udevice *dev)
828c3980ad3SSimon Glass {
829c3980ad3SSimon Glass struct usb_platdata *plat = dev_get_platdata(dev);
830c3980ad3SSimon Glass struct fdt_usb *priv = dev_get_priv(dev);
831c3980ad3SSimon Glass struct ehci_hccr *hccr;
832c3980ad3SSimon Glass struct ehci_hcor *hcor;
833c3980ad3SSimon Glass static bool clk_done;
834c3980ad3SSimon Glass int ret;
835c3980ad3SSimon Glass
836c3980ad3SSimon Glass ret = usb_common_init(priv, plat->init_type);
837c3980ad3SSimon Glass if (ret)
838c3980ad3SSimon Glass return ret;
839c3980ad3SSimon Glass hccr = (struct ehci_hccr *)&priv->reg->cap_length;
840c3980ad3SSimon Glass hcor = (struct ehci_hcor *)&priv->reg->usb_cmd;
841c3980ad3SSimon Glass if (!clk_done) {
842c3980ad3SSimon Glass config_clock(get_pll_timing(&fdt_usb_controllers[priv->type]));
843c3980ad3SSimon Glass clk_done = true;
844c3980ad3SSimon Glass }
845c3980ad3SSimon Glass
846c3980ad3SSimon Glass return ehci_register(dev, hccr, hcor, &tegra_ehci_ops, 0,
847c3980ad3SSimon Glass plat->init_type);
848c3980ad3SSimon Glass }
849c3980ad3SSimon Glass
850c3980ad3SSimon Glass static const struct udevice_id ehci_usb_ids[] = {
851c3980ad3SSimon Glass { .compatible = "nvidia,tegra20-ehci", .data = USB_CTLR_T20 },
852c3980ad3SSimon Glass { .compatible = "nvidia,tegra30-ehci", .data = USB_CTLR_T30 },
853c3980ad3SSimon Glass { .compatible = "nvidia,tegra114-ehci", .data = USB_CTLR_T114 },
8547aaa5a60STom Warren { .compatible = "nvidia,tegra210-ehci", .data = USB_CTLR_T210 },
855c3980ad3SSimon Glass { }
856c3980ad3SSimon Glass };
857c3980ad3SSimon Glass
858c3980ad3SSimon Glass U_BOOT_DRIVER(usb_ehci) = {
859c3980ad3SSimon Glass .name = "ehci_tegra",
860c3980ad3SSimon Glass .id = UCLASS_USB,
861c3980ad3SSimon Glass .of_match = ehci_usb_ids,
862c3980ad3SSimon Glass .ofdata_to_platdata = ehci_usb_ofdata_to_platdata,
863c3980ad3SSimon Glass .probe = ehci_usb_probe,
86440527342SMasahiro Yamada .remove = ehci_deregister,
865c3980ad3SSimon Glass .ops = &ehci_usb_ops,
866c3980ad3SSimon Glass .platdata_auto_alloc_size = sizeof(struct usb_platdata),
867c3980ad3SSimon Glass .priv_auto_alloc_size = sizeof(struct fdt_usb),
868c3980ad3SSimon Glass .flags = DM_FLAG_ALLOC_PRIV_DMA,
869c3980ad3SSimon Glass };
870