183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2d2c31979SYuiko Oshino /*
3d2c31979SYuiko Oshino * Copyright (c) 2017 Microchip Technology Inc. All rights reserved.
4d2c31979SYuiko Oshino */
5d2c31979SYuiko Oshino
6d2c31979SYuiko Oshino #include <dm.h>
7d2c31979SYuiko Oshino #include <usb.h>
8d2c31979SYuiko Oshino #include "usb_ether.h"
9d2c31979SYuiko Oshino #include "lan7x.h"
10d2c31979SYuiko Oshino
11d2c31979SYuiko Oshino /* LAN78xx specific register/bit defines */
12d2c31979SYuiko Oshino #define LAN78XX_HW_CFG_LED1_EN BIT(21) /* Muxed with EEDO */
13d2c31979SYuiko Oshino #define LAN78XX_HW_CFG_LED0_EN BIT(20) /* Muxed with EECLK */
14d2c31979SYuiko Oshino
15d2c31979SYuiko Oshino #define LAN78XX_USB_CFG0 0x080
16d2c31979SYuiko Oshino #define LAN78XX_USB_CFG0_BIR BIT(6)
17d2c31979SYuiko Oshino
18d2c31979SYuiko Oshino #define LAN78XX_BURST_CAP 0x090
19d2c31979SYuiko Oshino
20d2c31979SYuiko Oshino #define LAN78XX_BULK_IN_DLY 0x094
21d2c31979SYuiko Oshino
22d2c31979SYuiko Oshino #define LAN78XX_RFE_CTL 0x0B0
23d2c31979SYuiko Oshino
24d2c31979SYuiko Oshino #define LAN78XX_FCT_RX_CTL 0x0C0
25d2c31979SYuiko Oshino
26d2c31979SYuiko Oshino #define LAN78XX_FCT_TX_CTL 0x0C4
27d2c31979SYuiko Oshino
28d2c31979SYuiko Oshino #define LAN78XX_FCT_RX_FIFO_END 0x0C8
29d2c31979SYuiko Oshino
30d2c31979SYuiko Oshino #define LAN78XX_FCT_TX_FIFO_END 0x0CC
31d2c31979SYuiko Oshino
32d2c31979SYuiko Oshino #define LAN78XX_FCT_FLOW 0x0D0
33d2c31979SYuiko Oshino
34d2c31979SYuiko Oshino #define LAN78XX_MAF_BASE 0x400
35d2c31979SYuiko Oshino #define LAN78XX_MAF_HIX 0x00
36d2c31979SYuiko Oshino #define LAN78XX_MAF_LOX 0x04
37d2c31979SYuiko Oshino #define LAN78XX_MAF_HI_BEGIN (LAN78XX_MAF_BASE + LAN78XX_MAF_HIX)
38d2c31979SYuiko Oshino #define LAN78XX_MAF_LO_BEGIN (LAN78XX_MAF_BASE + LAN78XX_MAF_LOX)
39d2c31979SYuiko Oshino #define LAN78XX_MAF_HI(index) (LAN78XX_MAF_BASE + (8 * (index)) + \
40d2c31979SYuiko Oshino LAN78XX_MAF_HIX)
41d2c31979SYuiko Oshino #define LAN78XX_MAF_LO(index) (LAN78XX_MAF_BASE + (8 * (index)) + \
42d2c31979SYuiko Oshino LAN78XX_MAF_LOX)
43d2c31979SYuiko Oshino #define LAN78XX_MAF_HI_VALID BIT(31)
44d2c31979SYuiko Oshino
45d2c31979SYuiko Oshino /* OTP registers */
46d2c31979SYuiko Oshino #define LAN78XX_OTP_BASE_ADDR 0x00001000
47d2c31979SYuiko Oshino
48d2c31979SYuiko Oshino #define LAN78XX_OTP_PWR_DN (LAN78XX_OTP_BASE_ADDR + 4 * 0x00)
49d2c31979SYuiko Oshino #define LAN78XX_OTP_PWR_DN_PWRDN_N BIT(0)
50d2c31979SYuiko Oshino
51d2c31979SYuiko Oshino #define LAN78XX_OTP_ADDR1 (LAN78XX_OTP_BASE_ADDR + 4 * 0x01)
52d2c31979SYuiko Oshino #define LAN78XX_OTP_ADDR1_15_11 0x1F
53d2c31979SYuiko Oshino
54d2c31979SYuiko Oshino #define LAN78XX_OTP_ADDR2 (LAN78XX_OTP_BASE_ADDR + 4 * 0x02)
55d2c31979SYuiko Oshino #define LAN78XX_OTP_ADDR2_10_3 0xFF
56d2c31979SYuiko Oshino
57d2c31979SYuiko Oshino #define LAN78XX_OTP_RD_DATA (LAN78XX_OTP_BASE_ADDR + 4 * 0x06)
58d2c31979SYuiko Oshino
59d2c31979SYuiko Oshino #define LAN78XX_OTP_FUNC_CMD (LAN78XX_OTP_BASE_ADDR + 4 * 0x08)
60d2c31979SYuiko Oshino #define LAN78XX_OTP_FUNC_CMD_READ BIT(0)
61d2c31979SYuiko Oshino
62d2c31979SYuiko Oshino #define LAN78XX_OTP_CMD_GO (LAN78XX_OTP_BASE_ADDR + 4 * 0x0A)
63d2c31979SYuiko Oshino #define LAN78XX_OTP_CMD_GO_GO BIT(0)
64d2c31979SYuiko Oshino
65d2c31979SYuiko Oshino #define LAN78XX_OTP_STATUS (LAN78XX_OTP_BASE_ADDR + 4 * 0x0C)
66d2c31979SYuiko Oshino #define LAN78XX_OTP_STATUS_BUSY BIT(0)
67d2c31979SYuiko Oshino
68d2c31979SYuiko Oshino #define LAN78XX_OTP_INDICATOR_1 0xF3
69d2c31979SYuiko Oshino #define LAN78XX_OTP_INDICATOR_2 0xF7
70d2c31979SYuiko Oshino
71d2c31979SYuiko Oshino /*
72d2c31979SYuiko Oshino * Lan78xx infrastructure commands
73d2c31979SYuiko Oshino */
lan78xx_read_raw_otp(struct usb_device * udev,u32 offset,u32 length,u8 * data)74d2c31979SYuiko Oshino static int lan78xx_read_raw_otp(struct usb_device *udev, u32 offset,
75d2c31979SYuiko Oshino u32 length, u8 *data)
76d2c31979SYuiko Oshino {
77d2c31979SYuiko Oshino int i;
78d2c31979SYuiko Oshino int ret;
79d2c31979SYuiko Oshino u32 buf;
80d2c31979SYuiko Oshino
81d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, LAN78XX_OTP_PWR_DN, &buf);
82d2c31979SYuiko Oshino if (ret)
83d2c31979SYuiko Oshino return ret;
84d2c31979SYuiko Oshino
85d2c31979SYuiko Oshino if (buf & LAN78XX_OTP_PWR_DN_PWRDN_N) {
86d2c31979SYuiko Oshino /* clear it and wait to be cleared */
87d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_OTP_PWR_DN, 0);
88d2c31979SYuiko Oshino if (ret)
89d2c31979SYuiko Oshino return ret;
90d2c31979SYuiko Oshino
91d2c31979SYuiko Oshino ret = lan7x_wait_for_bit(udev, "LAN78XX_OTP_PWR_DN_PWRDN_N",
92d2c31979SYuiko Oshino LAN78XX_OTP_PWR_DN,
93d2c31979SYuiko Oshino LAN78XX_OTP_PWR_DN_PWRDN_N,
94d2c31979SYuiko Oshino false, 1000, 0);
95d2c31979SYuiko Oshino if (ret)
96d2c31979SYuiko Oshino return ret;
97d2c31979SYuiko Oshino }
98d2c31979SYuiko Oshino
99d2c31979SYuiko Oshino for (i = 0; i < length; i++) {
100d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_OTP_ADDR1,
101d2c31979SYuiko Oshino ((offset + i) >> 8) &
102d2c31979SYuiko Oshino LAN78XX_OTP_ADDR1_15_11);
103d2c31979SYuiko Oshino if (ret)
104d2c31979SYuiko Oshino return ret;
105d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_OTP_ADDR2,
106d2c31979SYuiko Oshino ((offset + i) & LAN78XX_OTP_ADDR2_10_3));
107d2c31979SYuiko Oshino if (ret)
108d2c31979SYuiko Oshino return ret;
109d2c31979SYuiko Oshino
110d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_OTP_FUNC_CMD,
111d2c31979SYuiko Oshino LAN78XX_OTP_FUNC_CMD_READ);
112d2c31979SYuiko Oshino if (ret)
113d2c31979SYuiko Oshino return ret;
114d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_OTP_CMD_GO,
115d2c31979SYuiko Oshino LAN78XX_OTP_CMD_GO_GO);
116d2c31979SYuiko Oshino
117d2c31979SYuiko Oshino if (ret)
118d2c31979SYuiko Oshino return ret;
119d2c31979SYuiko Oshino
120d2c31979SYuiko Oshino ret = lan7x_wait_for_bit(udev, "LAN78XX_OTP_STATUS_BUSY",
121d2c31979SYuiko Oshino LAN78XX_OTP_STATUS,
122d2c31979SYuiko Oshino LAN78XX_OTP_STATUS_BUSY,
123d2c31979SYuiko Oshino false, 1000, 0);
124d2c31979SYuiko Oshino if (ret)
125d2c31979SYuiko Oshino return ret;
126d2c31979SYuiko Oshino
127d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, LAN78XX_OTP_RD_DATA, &buf);
128d2c31979SYuiko Oshino if (ret)
129d2c31979SYuiko Oshino return ret;
130d2c31979SYuiko Oshino
131d2c31979SYuiko Oshino data[i] = (u8)(buf & 0xFF);
132d2c31979SYuiko Oshino }
133d2c31979SYuiko Oshino
134d2c31979SYuiko Oshino return 0;
135d2c31979SYuiko Oshino }
136d2c31979SYuiko Oshino
lan78xx_read_otp(struct usb_device * udev,u32 offset,u32 length,u8 * data)137d2c31979SYuiko Oshino static int lan78xx_read_otp(struct usb_device *udev, u32 offset,
138d2c31979SYuiko Oshino u32 length, u8 *data)
139d2c31979SYuiko Oshino {
140d2c31979SYuiko Oshino u8 sig;
141d2c31979SYuiko Oshino int ret;
142d2c31979SYuiko Oshino
143d2c31979SYuiko Oshino ret = lan78xx_read_raw_otp(udev, 0, 1, &sig);
144d2c31979SYuiko Oshino
145d2c31979SYuiko Oshino if (!ret) {
146d2c31979SYuiko Oshino if (sig == LAN78XX_OTP_INDICATOR_1)
147d2c31979SYuiko Oshino offset = offset;
148d2c31979SYuiko Oshino else if (sig == LAN78XX_OTP_INDICATOR_2)
149d2c31979SYuiko Oshino offset += 0x100;
150d2c31979SYuiko Oshino else
151d2c31979SYuiko Oshino return -EINVAL;
152d2c31979SYuiko Oshino ret = lan78xx_read_raw_otp(udev, offset, length, data);
153d2c31979SYuiko Oshino if (ret)
154d2c31979SYuiko Oshino return ret;
155d2c31979SYuiko Oshino }
156d2c31979SYuiko Oshino debug("LAN78x: MAC address from OTP = %pM\n", data);
157d2c31979SYuiko Oshino
158d2c31979SYuiko Oshino return ret;
159d2c31979SYuiko Oshino }
160d2c31979SYuiko Oshino
lan78xx_read_otp_mac(unsigned char * enetaddr,struct usb_device * udev)161d2c31979SYuiko Oshino static int lan78xx_read_otp_mac(unsigned char *enetaddr,
162d2c31979SYuiko Oshino struct usb_device *udev)
163d2c31979SYuiko Oshino {
164d2c31979SYuiko Oshino int ret;
165d2c31979SYuiko Oshino
166d2c31979SYuiko Oshino memset(enetaddr, 0, 6);
167d2c31979SYuiko Oshino
168d2c31979SYuiko Oshino ret = lan78xx_read_otp(udev,
169d2c31979SYuiko Oshino EEPROM_MAC_OFFSET,
170d2c31979SYuiko Oshino ETH_ALEN,
171d2c31979SYuiko Oshino enetaddr);
172d2c31979SYuiko Oshino if (!ret && is_valid_ethaddr(enetaddr)) {
173d2c31979SYuiko Oshino /* eeprom values are valid so use them */
174d2c31979SYuiko Oshino debug("MAC address read from OTP %pM\n", enetaddr);
175d2c31979SYuiko Oshino return 0;
176d2c31979SYuiko Oshino }
177d2c31979SYuiko Oshino debug("MAC address read from OTP invalid %pM\n", enetaddr);
178d2c31979SYuiko Oshino
179d2c31979SYuiko Oshino memset(enetaddr, 0, 6);
180d2c31979SYuiko Oshino return -EINVAL;
181d2c31979SYuiko Oshino }
182d2c31979SYuiko Oshino
lan78xx_update_flowcontrol(struct usb_device * udev,struct ueth_data * dev)183d2c31979SYuiko Oshino static int lan78xx_update_flowcontrol(struct usb_device *udev,
184d2c31979SYuiko Oshino struct ueth_data *dev)
185d2c31979SYuiko Oshino {
186d2c31979SYuiko Oshino uint32_t flow = 0, fct_flow = 0;
187d2c31979SYuiko Oshino int ret;
188d2c31979SYuiko Oshino
189d2c31979SYuiko Oshino ret = lan7x_update_flowcontrol(udev, dev, &flow, &fct_flow);
190d2c31979SYuiko Oshino if (ret)
191d2c31979SYuiko Oshino return ret;
192d2c31979SYuiko Oshino
193d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_FCT_FLOW, fct_flow);
194d2c31979SYuiko Oshino if (ret)
195d2c31979SYuiko Oshino return ret;
196d2c31979SYuiko Oshino return lan7x_write_reg(udev, FLOW, flow);
197d2c31979SYuiko Oshino }
198d2c31979SYuiko Oshino
lan78xx_read_mac(unsigned char * enetaddr,struct usb_device * udev,struct lan7x_private * priv)199d2c31979SYuiko Oshino static int lan78xx_read_mac(unsigned char *enetaddr,
200d2c31979SYuiko Oshino struct usb_device *udev,
201d2c31979SYuiko Oshino struct lan7x_private *priv)
202d2c31979SYuiko Oshino {
203d2c31979SYuiko Oshino u32 val;
204d2c31979SYuiko Oshino int ret;
205d2c31979SYuiko Oshino int saved = 0, done = 0;
206d2c31979SYuiko Oshino
207d2c31979SYuiko Oshino /*
208d2c31979SYuiko Oshino * Depends on chip, some EEPROM pins are muxed with LED function.
209d2c31979SYuiko Oshino * disable & restore LED function to access EEPROM.
210d2c31979SYuiko Oshino */
211d2c31979SYuiko Oshino if ((priv->chipid == ID_REV_CHIP_ID_7800) ||
212d2c31979SYuiko Oshino (priv->chipid == ID_REV_CHIP_ID_7850)) {
213d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, HW_CFG, &val);
214d2c31979SYuiko Oshino if (ret)
215d2c31979SYuiko Oshino return ret;
216d2c31979SYuiko Oshino saved = val;
217d2c31979SYuiko Oshino val &= ~(LAN78XX_HW_CFG_LED1_EN | LAN78XX_HW_CFG_LED0_EN);
218d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, HW_CFG, val);
219d2c31979SYuiko Oshino if (ret)
220d2c31979SYuiko Oshino goto restore;
221d2c31979SYuiko Oshino }
222d2c31979SYuiko Oshino
223d2c31979SYuiko Oshino /*
224d2c31979SYuiko Oshino * Refer to the doc/README.enetaddr and doc/README.usb for
225d2c31979SYuiko Oshino * the U-Boot MAC address policy
226d2c31979SYuiko Oshino */
227d2c31979SYuiko Oshino /* try reading mac address from EEPROM, then from OTP */
228d2c31979SYuiko Oshino ret = lan7x_read_eeprom_mac(enetaddr, udev);
229d2c31979SYuiko Oshino if (!ret)
230d2c31979SYuiko Oshino done = 1;
231d2c31979SYuiko Oshino
232d2c31979SYuiko Oshino restore:
233d2c31979SYuiko Oshino if ((priv->chipid == ID_REV_CHIP_ID_7800) ||
234d2c31979SYuiko Oshino (priv->chipid == ID_REV_CHIP_ID_7850)) {
235d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, HW_CFG, saved);
236d2c31979SYuiko Oshino if (ret)
237d2c31979SYuiko Oshino return ret;
238d2c31979SYuiko Oshino }
239d2c31979SYuiko Oshino /* if the EEPROM mac address is good, then exit */
240d2c31979SYuiko Oshino if (done)
241d2c31979SYuiko Oshino return 0;
242d2c31979SYuiko Oshino
243d2c31979SYuiko Oshino /* try reading mac address from OTP if the device is LAN78xx */
244d2c31979SYuiko Oshino return lan78xx_read_otp_mac(enetaddr, udev);
245d2c31979SYuiko Oshino }
246d2c31979SYuiko Oshino
lan78xx_set_receive_filter(struct usb_device * udev)247d2c31979SYuiko Oshino static int lan78xx_set_receive_filter(struct usb_device *udev)
248d2c31979SYuiko Oshino {
249d2c31979SYuiko Oshino /* No multicast in u-boot for now */
250d2c31979SYuiko Oshino return lan7x_write_reg(udev, LAN78XX_RFE_CTL,
251d2c31979SYuiko Oshino RFE_CTL_BCAST_EN | RFE_CTL_DA_PERFECT);
252d2c31979SYuiko Oshino }
253d2c31979SYuiko Oshino
254d2c31979SYuiko Oshino /* starts the TX path */
lan78xx_start_tx_path(struct usb_device * udev)255d2c31979SYuiko Oshino static void lan78xx_start_tx_path(struct usb_device *udev)
256d2c31979SYuiko Oshino {
257d2c31979SYuiko Oshino /* Enable Tx at MAC */
258d2c31979SYuiko Oshino lan7x_write_reg(udev, MAC_TX, MAC_TX_TXEN);
259d2c31979SYuiko Oshino
260d2c31979SYuiko Oshino /* Enable Tx at SCSRs */
261d2c31979SYuiko Oshino lan7x_write_reg(udev, LAN78XX_FCT_TX_CTL, FCT_TX_CTL_EN);
262d2c31979SYuiko Oshino }
263d2c31979SYuiko Oshino
264d2c31979SYuiko Oshino /* Starts the Receive path */
lan78xx_start_rx_path(struct usb_device * udev)265d2c31979SYuiko Oshino static void lan78xx_start_rx_path(struct usb_device *udev)
266d2c31979SYuiko Oshino {
267d2c31979SYuiko Oshino /* Enable Rx at MAC */
268d2c31979SYuiko Oshino lan7x_write_reg(udev, MAC_RX,
269d2c31979SYuiko Oshino LAN7X_MAC_RX_MAX_SIZE_DEFAULT |
270d2c31979SYuiko Oshino MAC_RX_FCS_STRIP | MAC_RX_RXEN);
271d2c31979SYuiko Oshino
272d2c31979SYuiko Oshino /* Enable Rx at SCSRs */
273d2c31979SYuiko Oshino lan7x_write_reg(udev, LAN78XX_FCT_RX_CTL, FCT_RX_CTL_EN);
274d2c31979SYuiko Oshino }
275d2c31979SYuiko Oshino
lan78xx_basic_reset(struct usb_device * udev,struct ueth_data * dev,struct lan7x_private * priv)276d2c31979SYuiko Oshino static int lan78xx_basic_reset(struct usb_device *udev,
277d2c31979SYuiko Oshino struct ueth_data *dev,
278d2c31979SYuiko Oshino struct lan7x_private *priv)
279d2c31979SYuiko Oshino {
280d2c31979SYuiko Oshino int ret;
281d2c31979SYuiko Oshino u32 val;
282d2c31979SYuiko Oshino
283d2c31979SYuiko Oshino ret = lan7x_basic_reset(udev, dev);
284d2c31979SYuiko Oshino if (ret)
285d2c31979SYuiko Oshino return ret;
286d2c31979SYuiko Oshino
287d2c31979SYuiko Oshino /* Keep the chip ID */
288d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, ID_REV, &val);
289d2c31979SYuiko Oshino if (ret)
290d2c31979SYuiko Oshino return ret;
291d2c31979SYuiko Oshino debug("LAN78xx ID_REV = 0x%08x\n", val);
292d2c31979SYuiko Oshino
293d2c31979SYuiko Oshino priv->chipid = (val & ID_REV_CHIP_ID_MASK) >> 16;
294d2c31979SYuiko Oshino
295d2c31979SYuiko Oshino /* Respond to the IN token with a NAK */
296d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, LAN78XX_USB_CFG0, &val);
297d2c31979SYuiko Oshino if (ret)
298d2c31979SYuiko Oshino return ret;
299*af15946aSAndrew Thomas val &= ~LAN78XX_USB_CFG0_BIR;
300d2c31979SYuiko Oshino return lan7x_write_reg(udev, LAN78XX_USB_CFG0, val);
301d2c31979SYuiko Oshino }
302d2c31979SYuiko Oshino
lan78xx_write_hwaddr(struct udevice * dev)303d2c31979SYuiko Oshino int lan78xx_write_hwaddr(struct udevice *dev)
304d2c31979SYuiko Oshino {
305d2c31979SYuiko Oshino struct usb_device *udev = dev_get_parent_priv(dev);
306d2c31979SYuiko Oshino struct eth_pdata *pdata = dev_get_platdata(dev);
307d2c31979SYuiko Oshino unsigned char *enetaddr = pdata->enetaddr;
308d2c31979SYuiko Oshino u32 addr_lo = get_unaligned_le32(&enetaddr[0]);
309d2c31979SYuiko Oshino u32 addr_hi = (u32)get_unaligned_le16(&enetaddr[4]);
310d2c31979SYuiko Oshino int ret;
311d2c31979SYuiko Oshino
312d2c31979SYuiko Oshino /* set hardware address */
313d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, RX_ADDRL, addr_lo);
314d2c31979SYuiko Oshino if (ret)
315d2c31979SYuiko Oshino return ret;
316d2c31979SYuiko Oshino
317d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, RX_ADDRH, addr_hi);
318d2c31979SYuiko Oshino if (ret)
319d2c31979SYuiko Oshino return ret;
320d2c31979SYuiko Oshino
321d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_MAF_LO(0), addr_lo);
322d2c31979SYuiko Oshino if (ret)
323d2c31979SYuiko Oshino return ret;
324d2c31979SYuiko Oshino
325d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_MAF_HI(0),
326d2c31979SYuiko Oshino addr_hi | LAN78XX_MAF_HI_VALID);
327d2c31979SYuiko Oshino if (ret)
328d2c31979SYuiko Oshino return ret;
329d2c31979SYuiko Oshino
330d2c31979SYuiko Oshino debug("MAC addr %pM written\n", enetaddr);
331d2c31979SYuiko Oshino
332d2c31979SYuiko Oshino return 0;
333d2c31979SYuiko Oshino }
334d2c31979SYuiko Oshino
lan78xx_eth_start(struct udevice * dev)335d2c31979SYuiko Oshino static int lan78xx_eth_start(struct udevice *dev)
336d2c31979SYuiko Oshino {
337d2c31979SYuiko Oshino struct usb_device *udev = dev_get_parent_priv(dev);
338d2c31979SYuiko Oshino struct lan7x_private *priv = dev_get_priv(dev);
339d2c31979SYuiko Oshino
340d2c31979SYuiko Oshino int ret;
341d2c31979SYuiko Oshino u32 write_buf;
342d2c31979SYuiko Oshino
343d2c31979SYuiko Oshino /* Reset and read Mac addr were done in probe() */
344d2c31979SYuiko Oshino ret = lan78xx_write_hwaddr(dev);
345d2c31979SYuiko Oshino if (ret)
346d2c31979SYuiko Oshino return ret;
347d2c31979SYuiko Oshino
348d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_BURST_CAP, 0);
349d2c31979SYuiko Oshino if (ret)
350d2c31979SYuiko Oshino return ret;
351d2c31979SYuiko Oshino
352d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
353d2c31979SYuiko Oshino if (ret)
354d2c31979SYuiko Oshino return ret;
355d2c31979SYuiko Oshino
356d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, INT_STS, 0xFFFFFFFF);
357d2c31979SYuiko Oshino if (ret)
358d2c31979SYuiko Oshino return ret;
359d2c31979SYuiko Oshino
360d2c31979SYuiko Oshino /* set FIFO sizes */
361d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_FCT_RX_FIFO_END,
362d2c31979SYuiko Oshino (MAX_RX_FIFO_SIZE - 512) / 512);
363d2c31979SYuiko Oshino if (ret)
364d2c31979SYuiko Oshino return ret;
365d2c31979SYuiko Oshino
366d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN78XX_FCT_TX_FIFO_END,
367d2c31979SYuiko Oshino (MAX_TX_FIFO_SIZE - 512) / 512);
368d2c31979SYuiko Oshino if (ret)
369d2c31979SYuiko Oshino return ret;
370d2c31979SYuiko Oshino
371d2c31979SYuiko Oshino /* Init Tx */
372d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, FLOW, 0);
373d2c31979SYuiko Oshino if (ret)
374d2c31979SYuiko Oshino return ret;
375d2c31979SYuiko Oshino
376d2c31979SYuiko Oshino /* Init Rx. Set Vlan, keep default for VLAN on 78xx */
377d2c31979SYuiko Oshino ret = lan78xx_set_receive_filter(udev);
378d2c31979SYuiko Oshino if (ret)
379d2c31979SYuiko Oshino return ret;
380d2c31979SYuiko Oshino
381d2c31979SYuiko Oshino /* Init PHY, autonego, and link */
382d2c31979SYuiko Oshino ret = lan7x_eth_phylib_connect(dev, &priv->ueth);
383d2c31979SYuiko Oshino if (ret)
384d2c31979SYuiko Oshino return ret;
385d2c31979SYuiko Oshino ret = lan7x_eth_phylib_config_start(dev);
386d2c31979SYuiko Oshino if (ret)
387d2c31979SYuiko Oshino return ret;
388d2c31979SYuiko Oshino
389d2c31979SYuiko Oshino /*
390d2c31979SYuiko Oshino * MAC_CR has to be set after PHY init.
391d2c31979SYuiko Oshino * MAC will auto detect the PHY speed.
392d2c31979SYuiko Oshino */
393d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, MAC_CR, &write_buf);
394d2c31979SYuiko Oshino if (ret)
395d2c31979SYuiko Oshino return ret;
396d2c31979SYuiko Oshino write_buf |= MAC_CR_AUTO_DUPLEX | MAC_CR_AUTO_SPEED | MAC_CR_ADP;
397d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, MAC_CR, write_buf);
398d2c31979SYuiko Oshino if (ret)
399d2c31979SYuiko Oshino return ret;
400d2c31979SYuiko Oshino
401d2c31979SYuiko Oshino lan78xx_start_tx_path(udev);
402d2c31979SYuiko Oshino lan78xx_start_rx_path(udev);
403d2c31979SYuiko Oshino
404d2c31979SYuiko Oshino return lan78xx_update_flowcontrol(udev, &priv->ueth);
405d2c31979SYuiko Oshino }
406d2c31979SYuiko Oshino
lan78xx_read_rom_hwaddr(struct udevice * dev)407d2c31979SYuiko Oshino int lan78xx_read_rom_hwaddr(struct udevice *dev)
408d2c31979SYuiko Oshino {
409d2c31979SYuiko Oshino struct usb_device *udev = dev_get_parent_priv(dev);
410d2c31979SYuiko Oshino struct eth_pdata *pdata = dev_get_platdata(dev);
411d2c31979SYuiko Oshino struct lan7x_private *priv = dev_get_priv(dev);
412d2c31979SYuiko Oshino int ret;
413d2c31979SYuiko Oshino
414d2c31979SYuiko Oshino ret = lan78xx_read_mac(pdata->enetaddr, udev, priv);
415d2c31979SYuiko Oshino if (ret)
416d2c31979SYuiko Oshino memset(pdata->enetaddr, 0, 6);
417d2c31979SYuiko Oshino
418d2c31979SYuiko Oshino return 0;
419d2c31979SYuiko Oshino }
420d2c31979SYuiko Oshino
lan78xx_eth_probe(struct udevice * dev)421d2c31979SYuiko Oshino static int lan78xx_eth_probe(struct udevice *dev)
422d2c31979SYuiko Oshino {
423d2c31979SYuiko Oshino struct usb_device *udev = dev_get_parent_priv(dev);
424d2c31979SYuiko Oshino struct lan7x_private *priv = dev_get_priv(dev);
425d2c31979SYuiko Oshino struct ueth_data *ueth = &priv->ueth;
426d2c31979SYuiko Oshino struct eth_pdata *pdata = dev_get_platdata(dev);
427d2c31979SYuiko Oshino int ret;
428d2c31979SYuiko Oshino
429d2c31979SYuiko Oshino /* Do a reset in order to get the MAC address from HW */
430d2c31979SYuiko Oshino if (lan78xx_basic_reset(udev, ueth, priv))
431d2c31979SYuiko Oshino return 0;
432d2c31979SYuiko Oshino
433d2c31979SYuiko Oshino /* Get the MAC address */
434d2c31979SYuiko Oshino /*
435d2c31979SYuiko Oshino * We must set the eth->enetaddr from HW because the upper layer
436d2c31979SYuiko Oshino * will force to use the environmental var (usbethaddr) or random if
437d2c31979SYuiko Oshino * there is no valid MAC address in eth->enetaddr.
438d2c31979SYuiko Oshino */
439d2c31979SYuiko Oshino lan78xx_read_mac(pdata->enetaddr, udev, priv);
440d2c31979SYuiko Oshino /* Do not return 0 for not finding MAC addr in HW */
441d2c31979SYuiko Oshino
442d2c31979SYuiko Oshino ret = usb_ether_register(dev, ueth, RX_URB_SIZE);
443d2c31979SYuiko Oshino if (ret)
444d2c31979SYuiko Oshino return ret;
445d2c31979SYuiko Oshino
446d2c31979SYuiko Oshino /* Register phylib */
447d2c31979SYuiko Oshino return lan7x_phylib_register(dev);
448d2c31979SYuiko Oshino }
449d2c31979SYuiko Oshino
450d2c31979SYuiko Oshino static const struct eth_ops lan78xx_eth_ops = {
451d2c31979SYuiko Oshino .start = lan78xx_eth_start,
452d2c31979SYuiko Oshino .send = lan7x_eth_send,
453d2c31979SYuiko Oshino .recv = lan7x_eth_recv,
454d2c31979SYuiko Oshino .free_pkt = lan7x_free_pkt,
455d2c31979SYuiko Oshino .stop = lan7x_eth_stop,
456d2c31979SYuiko Oshino .write_hwaddr = lan78xx_write_hwaddr,
457d2c31979SYuiko Oshino .read_rom_hwaddr = lan78xx_read_rom_hwaddr,
458d2c31979SYuiko Oshino };
459d2c31979SYuiko Oshino
460d2c31979SYuiko Oshino U_BOOT_DRIVER(lan78xx_eth) = {
461d2c31979SYuiko Oshino .name = "lan78xx_eth",
462d2c31979SYuiko Oshino .id = UCLASS_ETH,
463d2c31979SYuiko Oshino .probe = lan78xx_eth_probe,
464d2c31979SYuiko Oshino .remove = lan7x_eth_remove,
465d2c31979SYuiko Oshino .ops = &lan78xx_eth_ops,
466d2c31979SYuiko Oshino .priv_auto_alloc_size = sizeof(struct lan7x_private),
467d2c31979SYuiko Oshino .platdata_auto_alloc_size = sizeof(struct eth_pdata),
468d2c31979SYuiko Oshino };
469d2c31979SYuiko Oshino
470d2c31979SYuiko Oshino static const struct usb_device_id lan78xx_eth_id_table[] = {
471d2c31979SYuiko Oshino { USB_DEVICE(0x0424, 0x7800) }, /* LAN7800 USB Ethernet */
472d2c31979SYuiko Oshino { USB_DEVICE(0x0424, 0x7850) }, /* LAN7850 USB Ethernet */
473d2c31979SYuiko Oshino { } /* Terminating entry */
474d2c31979SYuiko Oshino };
475d2c31979SYuiko Oshino
476d2c31979SYuiko Oshino U_BOOT_USB_DEVICE(lan78xx_eth, lan78xx_eth_id_table);
477