1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2d2c31979SYuiko Oshino /*
3d2c31979SYuiko Oshino * Copyright (c) 2017 Microchip Technology Inc. All rights reserved.
4d2c31979SYuiko Oshino */
5d2c31979SYuiko Oshino
6d2c31979SYuiko Oshino #include <dm.h>
7d2c31979SYuiko Oshino #include <usb.h>
8d2c31979SYuiko Oshino #include <linux/mii.h>
9d2c31979SYuiko Oshino #include "usb_ether.h"
10d2c31979SYuiko Oshino #include "lan7x.h"
11d2c31979SYuiko Oshino
12d2c31979SYuiko Oshino /* LAN75xx specific register/bit defines */
13d2c31979SYuiko Oshino #define LAN75XX_HW_CFG_BIR BIT(7)
14d2c31979SYuiko Oshino
15d2c31979SYuiko Oshino #define LAN75XX_BURST_CAP 0x034
16d2c31979SYuiko Oshino
17d2c31979SYuiko Oshino #define LAN75XX_BULK_IN_DLY 0x03C
18d2c31979SYuiko Oshino
19d2c31979SYuiko Oshino #define LAN75XX_RFE_CTL 0x060
20d2c31979SYuiko Oshino
21d2c31979SYuiko Oshino #define LAN75XX_FCT_RX_CTL 0x090
22d2c31979SYuiko Oshino
23d2c31979SYuiko Oshino #define LAN75XX_FCT_TX_CTL 0x094
24d2c31979SYuiko Oshino
25d2c31979SYuiko Oshino #define LAN75XX_FCT_RX_FIFO_END 0x098
26d2c31979SYuiko Oshino
27d2c31979SYuiko Oshino #define LAN75XX_FCT_TX_FIFO_END 0x09C
28d2c31979SYuiko Oshino
29d2c31979SYuiko Oshino #define LAN75XX_FCT_FLOW 0x0A0
30d2c31979SYuiko Oshino
31d2c31979SYuiko Oshino /* MAC ADDRESS PERFECT FILTER For LAN75xx */
32d2c31979SYuiko Oshino #define LAN75XX_ADDR_FILTX 0x300
33d2c31979SYuiko Oshino #define LAN75XX_ADDR_FILTX_FB_VALID BIT(31)
34d2c31979SYuiko Oshino
35d2c31979SYuiko Oshino /*
36d2c31979SYuiko Oshino * Lan75xx infrastructure commands
37d2c31979SYuiko Oshino */
lan75xx_phy_gig_workaround(struct usb_device * udev,struct ueth_data * dev)38d2c31979SYuiko Oshino static int lan75xx_phy_gig_workaround(struct usb_device *udev,
39d2c31979SYuiko Oshino struct ueth_data *dev)
40d2c31979SYuiko Oshino {
41d2c31979SYuiko Oshino int ret = 0;
42d2c31979SYuiko Oshino
43d2c31979SYuiko Oshino /* Only internal phy */
44d2c31979SYuiko Oshino /* Set the phy in Gig loopback */
45d2c31979SYuiko Oshino lan7x_mdio_write(udev, dev->phy_id, MII_BMCR,
46d2c31979SYuiko Oshino (BMCR_LOOPBACK | BMCR_SPEED1000));
47d2c31979SYuiko Oshino
48d2c31979SYuiko Oshino /* Wait for the link up */
49d2c31979SYuiko Oshino ret = lan7x_mdio_wait_for_bit(udev, "BMSR_LSTATUS",
50d2c31979SYuiko Oshino dev->phy_id, MII_BMSR, BMSR_LSTATUS,
51d2c31979SYuiko Oshino true, PHY_CONNECT_TIMEOUT_MS, 1);
52d2c31979SYuiko Oshino if (ret)
53d2c31979SYuiko Oshino return ret;
54d2c31979SYuiko Oshino
55d2c31979SYuiko Oshino /* phy reset */
56d2c31979SYuiko Oshino return lan7x_pmt_phy_reset(udev, dev);
57d2c31979SYuiko Oshino }
58d2c31979SYuiko Oshino
lan75xx_update_flowcontrol(struct usb_device * udev,struct ueth_data * dev)59d2c31979SYuiko Oshino static int lan75xx_update_flowcontrol(struct usb_device *udev,
60d2c31979SYuiko Oshino struct ueth_data *dev)
61d2c31979SYuiko Oshino {
62d2c31979SYuiko Oshino uint32_t flow = 0, fct_flow = 0;
63d2c31979SYuiko Oshino int ret;
64d2c31979SYuiko Oshino
65d2c31979SYuiko Oshino ret = lan7x_update_flowcontrol(udev, dev, &flow, &fct_flow);
66d2c31979SYuiko Oshino if (ret)
67d2c31979SYuiko Oshino return ret;
68d2c31979SYuiko Oshino
69d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN75XX_FCT_FLOW, fct_flow);
70d2c31979SYuiko Oshino if (ret)
71d2c31979SYuiko Oshino return ret;
72d2c31979SYuiko Oshino return lan7x_write_reg(udev, FLOW, flow);
73d2c31979SYuiko Oshino }
74d2c31979SYuiko Oshino
lan75xx_set_receive_filter(struct usb_device * udev)75d2c31979SYuiko Oshino static int lan75xx_set_receive_filter(struct usb_device *udev)
76d2c31979SYuiko Oshino {
77d2c31979SYuiko Oshino /* No multicast in u-boot */
78d2c31979SYuiko Oshino return lan7x_write_reg(udev, LAN75XX_RFE_CTL,
79d2c31979SYuiko Oshino RFE_CTL_BCAST_EN | RFE_CTL_DA_PERFECT);
80d2c31979SYuiko Oshino }
81d2c31979SYuiko Oshino
82d2c31979SYuiko Oshino /* starts the TX path */
lan75xx_start_tx_path(struct usb_device * udev)83d2c31979SYuiko Oshino static void lan75xx_start_tx_path(struct usb_device *udev)
84d2c31979SYuiko Oshino {
85d2c31979SYuiko Oshino /* Enable Tx at MAC */
86d2c31979SYuiko Oshino lan7x_write_reg(udev, MAC_TX, MAC_TX_TXEN);
87d2c31979SYuiko Oshino
88d2c31979SYuiko Oshino /* Enable Tx at SCSRs */
89d2c31979SYuiko Oshino lan7x_write_reg(udev, LAN75XX_FCT_TX_CTL, FCT_TX_CTL_EN);
90d2c31979SYuiko Oshino }
91d2c31979SYuiko Oshino
92d2c31979SYuiko Oshino /* Starts the Receive path */
lan75xx_start_rx_path(struct usb_device * udev)93d2c31979SYuiko Oshino static void lan75xx_start_rx_path(struct usb_device *udev)
94d2c31979SYuiko Oshino {
95d2c31979SYuiko Oshino /* Enable Rx at MAC */
96d2c31979SYuiko Oshino lan7x_write_reg(udev, MAC_RX,
97d2c31979SYuiko Oshino LAN7X_MAC_RX_MAX_SIZE_DEFAULT |
98d2c31979SYuiko Oshino MAC_RX_FCS_STRIP | MAC_RX_RXEN);
99d2c31979SYuiko Oshino
100d2c31979SYuiko Oshino /* Enable Rx at SCSRs */
101d2c31979SYuiko Oshino lan7x_write_reg(udev, LAN75XX_FCT_RX_CTL, FCT_RX_CTL_EN);
102d2c31979SYuiko Oshino }
103d2c31979SYuiko Oshino
lan75xx_basic_reset(struct usb_device * udev,struct ueth_data * dev,struct lan7x_private * priv)104d2c31979SYuiko Oshino static int lan75xx_basic_reset(struct usb_device *udev,
105d2c31979SYuiko Oshino struct ueth_data *dev,
106d2c31979SYuiko Oshino struct lan7x_private *priv)
107d2c31979SYuiko Oshino {
108d2c31979SYuiko Oshino int ret;
109d2c31979SYuiko Oshino u32 val;
110d2c31979SYuiko Oshino
111d2c31979SYuiko Oshino ret = lan7x_basic_reset(udev, dev);
112d2c31979SYuiko Oshino if (ret)
113d2c31979SYuiko Oshino return ret;
114d2c31979SYuiko Oshino
115d2c31979SYuiko Oshino /* Keep the chip ID */
116d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, ID_REV, &val);
117d2c31979SYuiko Oshino if (ret)
118d2c31979SYuiko Oshino return ret;
119d2c31979SYuiko Oshino debug("LAN75xx ID_REV = 0x%08x\n", val);
120d2c31979SYuiko Oshino
121d2c31979SYuiko Oshino priv->chipid = (val & ID_REV_CHIP_ID_MASK) >> 16;
122d2c31979SYuiko Oshino
123d2c31979SYuiko Oshino /* Respond to the IN token with a NAK */
124d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, HW_CFG, &val);
125d2c31979SYuiko Oshino if (ret)
126d2c31979SYuiko Oshino return ret;
127d2c31979SYuiko Oshino val |= LAN75XX_HW_CFG_BIR;
128d2c31979SYuiko Oshino return lan7x_write_reg(udev, HW_CFG, val);
129d2c31979SYuiko Oshino }
130d2c31979SYuiko Oshino
lan75xx_write_hwaddr(struct udevice * dev)131d2c31979SYuiko Oshino int lan75xx_write_hwaddr(struct udevice *dev)
132d2c31979SYuiko Oshino {
133d2c31979SYuiko Oshino struct usb_device *udev = dev_get_parent_priv(dev);
134d2c31979SYuiko Oshino struct eth_pdata *pdata = dev_get_platdata(dev);
135d2c31979SYuiko Oshino unsigned char *enetaddr = pdata->enetaddr;
136d2c31979SYuiko Oshino u32 addr_lo = get_unaligned_le32(&enetaddr[0]);
137d2c31979SYuiko Oshino u32 addr_hi = (u32)get_unaligned_le16(&enetaddr[4]);
138d2c31979SYuiko Oshino int ret;
139d2c31979SYuiko Oshino
140d2c31979SYuiko Oshino /* set hardware address */
141d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, RX_ADDRL, addr_lo);
142d2c31979SYuiko Oshino if (ret)
143d2c31979SYuiko Oshino return ret;
144d2c31979SYuiko Oshino
145d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, RX_ADDRH, addr_hi);
146d2c31979SYuiko Oshino if (ret)
147d2c31979SYuiko Oshino return ret;
148d2c31979SYuiko Oshino
149d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN75XX_ADDR_FILTX + 4, addr_lo);
150d2c31979SYuiko Oshino if (ret)
151d2c31979SYuiko Oshino return ret;
152d2c31979SYuiko Oshino
153d2c31979SYuiko Oshino addr_hi |= LAN75XX_ADDR_FILTX_FB_VALID;
154d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN75XX_ADDR_FILTX, addr_hi);
155d2c31979SYuiko Oshino if (ret)
156d2c31979SYuiko Oshino return ret;
157d2c31979SYuiko Oshino
158d2c31979SYuiko Oshino debug("MAC addr %pM written\n", enetaddr);
159d2c31979SYuiko Oshino
160d2c31979SYuiko Oshino return 0;
161d2c31979SYuiko Oshino }
162d2c31979SYuiko Oshino
lan75xx_eth_start(struct udevice * dev)163d2c31979SYuiko Oshino static int lan75xx_eth_start(struct udevice *dev)
164d2c31979SYuiko Oshino {
165d2c31979SYuiko Oshino struct usb_device *udev = dev_get_parent_priv(dev);
166d2c31979SYuiko Oshino struct lan7x_private *priv = dev_get_priv(dev);
167d2c31979SYuiko Oshino struct ueth_data *ueth = &priv->ueth;
168d2c31979SYuiko Oshino int ret;
169d2c31979SYuiko Oshino u32 write_buf;
170d2c31979SYuiko Oshino
171d2c31979SYuiko Oshino /* Reset and read Mac addr were done in probe() */
172d2c31979SYuiko Oshino ret = lan75xx_write_hwaddr(dev);
173d2c31979SYuiko Oshino if (ret)
174d2c31979SYuiko Oshino return ret;
175d2c31979SYuiko Oshino
176d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, INT_STS, 0xFFFFFFFF);
177d2c31979SYuiko Oshino if (ret)
178d2c31979SYuiko Oshino return ret;
179d2c31979SYuiko Oshino
180d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN75XX_BURST_CAP, 0);
181d2c31979SYuiko Oshino if (ret)
182d2c31979SYuiko Oshino return ret;
183d2c31979SYuiko Oshino
184d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN75XX_BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
185d2c31979SYuiko Oshino if (ret)
186d2c31979SYuiko Oshino return ret;
187d2c31979SYuiko Oshino
188d2c31979SYuiko Oshino /* set FIFO sizes */
189d2c31979SYuiko Oshino write_buf = (MAX_RX_FIFO_SIZE - 512) / 512;
190d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN75XX_FCT_RX_FIFO_END, write_buf);
191d2c31979SYuiko Oshino if (ret)
192d2c31979SYuiko Oshino return ret;
193d2c31979SYuiko Oshino
194d2c31979SYuiko Oshino write_buf = (MAX_TX_FIFO_SIZE - 512) / 512;
195d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, LAN75XX_FCT_TX_FIFO_END, write_buf);
196d2c31979SYuiko Oshino if (ret)
197d2c31979SYuiko Oshino return ret;
198d2c31979SYuiko Oshino
199d2c31979SYuiko Oshino /* Init Tx */
200d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, FLOW, 0);
201d2c31979SYuiko Oshino if (ret)
202d2c31979SYuiko Oshino return ret;
203d2c31979SYuiko Oshino
204d2c31979SYuiko Oshino /* Init Rx. Set Vlan, keep default for VLAN on 75xx */
205d2c31979SYuiko Oshino ret = lan75xx_set_receive_filter(udev);
206d2c31979SYuiko Oshino if (ret)
207d2c31979SYuiko Oshino return ret;
208d2c31979SYuiko Oshino
209d2c31979SYuiko Oshino /* phy workaround for gig link */
210d2c31979SYuiko Oshino ret = lan75xx_phy_gig_workaround(udev, ueth);
211d2c31979SYuiko Oshino if (ret)
212d2c31979SYuiko Oshino return ret;
213d2c31979SYuiko Oshino
214d2c31979SYuiko Oshino /* Init PHY, autonego, and link */
215d2c31979SYuiko Oshino ret = lan7x_eth_phylib_connect(dev, &priv->ueth);
216d2c31979SYuiko Oshino if (ret)
217d2c31979SYuiko Oshino return ret;
218d2c31979SYuiko Oshino ret = lan7x_eth_phylib_config_start(dev);
219d2c31979SYuiko Oshino if (ret)
220d2c31979SYuiko Oshino return ret;
221d2c31979SYuiko Oshino
222d2c31979SYuiko Oshino /*
223d2c31979SYuiko Oshino * MAC_CR has to be set after PHY init.
224d2c31979SYuiko Oshino * MAC will auto detect the PHY speed.
225d2c31979SYuiko Oshino */
226d2c31979SYuiko Oshino ret = lan7x_read_reg(udev, MAC_CR, &write_buf);
227d2c31979SYuiko Oshino if (ret)
228d2c31979SYuiko Oshino return ret;
229d2c31979SYuiko Oshino write_buf |= MAC_CR_AUTO_DUPLEX | MAC_CR_AUTO_SPEED | MAC_CR_ADP;
230d2c31979SYuiko Oshino ret = lan7x_write_reg(udev, MAC_CR, write_buf);
231d2c31979SYuiko Oshino if (ret)
232d2c31979SYuiko Oshino return ret;
233d2c31979SYuiko Oshino
234d2c31979SYuiko Oshino lan75xx_start_tx_path(udev);
235d2c31979SYuiko Oshino lan75xx_start_rx_path(udev);
236d2c31979SYuiko Oshino
237d2c31979SYuiko Oshino return lan75xx_update_flowcontrol(udev, ueth);
238d2c31979SYuiko Oshino }
239d2c31979SYuiko Oshino
lan75xx_read_rom_hwaddr(struct udevice * dev)240d2c31979SYuiko Oshino int lan75xx_read_rom_hwaddr(struct udevice *dev)
241d2c31979SYuiko Oshino {
242d2c31979SYuiko Oshino struct usb_device *udev = dev_get_parent_priv(dev);
243d2c31979SYuiko Oshino struct eth_pdata *pdata = dev_get_platdata(dev);
244d2c31979SYuiko Oshino int ret;
245d2c31979SYuiko Oshino
246d2c31979SYuiko Oshino /*
247d2c31979SYuiko Oshino * Refer to the doc/README.enetaddr and doc/README.usb for
248d2c31979SYuiko Oshino * the U-Boot MAC address policy
249d2c31979SYuiko Oshino */
250d2c31979SYuiko Oshino ret = lan7x_read_eeprom_mac(pdata->enetaddr, udev);
251d2c31979SYuiko Oshino if (ret)
252d2c31979SYuiko Oshino memset(pdata->enetaddr, 0, 6);
253d2c31979SYuiko Oshino
254d2c31979SYuiko Oshino return 0;
255d2c31979SYuiko Oshino }
256d2c31979SYuiko Oshino
lan75xx_eth_probe(struct udevice * dev)257d2c31979SYuiko Oshino static int lan75xx_eth_probe(struct udevice *dev)
258d2c31979SYuiko Oshino {
259d2c31979SYuiko Oshino struct usb_device *udev = dev_get_parent_priv(dev);
260d2c31979SYuiko Oshino struct lan7x_private *priv = dev_get_priv(dev);
261d2c31979SYuiko Oshino struct ueth_data *ueth = &priv->ueth;
262d2c31979SYuiko Oshino struct eth_pdata *pdata = dev_get_platdata(dev);
263d2c31979SYuiko Oshino int ret;
264d2c31979SYuiko Oshino
265d2c31979SYuiko Oshino /* Do a reset in order to get the MAC address from HW */
266d2c31979SYuiko Oshino if (lan75xx_basic_reset(udev, ueth, priv))
267d2c31979SYuiko Oshino return 0;
268d2c31979SYuiko Oshino
269d2c31979SYuiko Oshino /* Get the MAC address */
270d2c31979SYuiko Oshino /*
271d2c31979SYuiko Oshino * We must set the eth->enetaddr from HW because the upper layer
272d2c31979SYuiko Oshino * will force to use the environmental var (usbethaddr) or random if
273d2c31979SYuiko Oshino * there is no valid MAC address in eth->enetaddr.
274d2c31979SYuiko Oshino *
275d2c31979SYuiko Oshino * Refer to the doc/README.enetaddr and doc/README.usb for
276d2c31979SYuiko Oshino * the U-Boot MAC address policy
277d2c31979SYuiko Oshino */
278d2c31979SYuiko Oshino lan7x_read_eeprom_mac(pdata->enetaddr, udev);
279d2c31979SYuiko Oshino /* Do not return 0 for not finding MAC addr in HW */
280d2c31979SYuiko Oshino
281d2c31979SYuiko Oshino ret = usb_ether_register(dev, ueth, RX_URB_SIZE);
282d2c31979SYuiko Oshino if (ret)
283d2c31979SYuiko Oshino return ret;
284d2c31979SYuiko Oshino
285d2c31979SYuiko Oshino /* Register phylib */
286d2c31979SYuiko Oshino return lan7x_phylib_register(dev);
287d2c31979SYuiko Oshino }
288d2c31979SYuiko Oshino
289d2c31979SYuiko Oshino static const struct eth_ops lan75xx_eth_ops = {
290d2c31979SYuiko Oshino .start = lan75xx_eth_start,
291d2c31979SYuiko Oshino .send = lan7x_eth_send,
292d2c31979SYuiko Oshino .recv = lan7x_eth_recv,
293d2c31979SYuiko Oshino .free_pkt = lan7x_free_pkt,
294d2c31979SYuiko Oshino .stop = lan7x_eth_stop,
295d2c31979SYuiko Oshino .write_hwaddr = lan75xx_write_hwaddr,
296d2c31979SYuiko Oshino .read_rom_hwaddr = lan75xx_read_rom_hwaddr,
297d2c31979SYuiko Oshino };
298d2c31979SYuiko Oshino
299d2c31979SYuiko Oshino U_BOOT_DRIVER(lan75xx_eth) = {
300d2c31979SYuiko Oshino .name = "lan75xx_eth",
301d2c31979SYuiko Oshino .id = UCLASS_ETH,
302d2c31979SYuiko Oshino .probe = lan75xx_eth_probe,
303d2c31979SYuiko Oshino .remove = lan7x_eth_remove,
304d2c31979SYuiko Oshino .ops = &lan75xx_eth_ops,
305d2c31979SYuiko Oshino .priv_auto_alloc_size = sizeof(struct lan7x_private),
306d2c31979SYuiko Oshino .platdata_auto_alloc_size = sizeof(struct eth_pdata),
307d2c31979SYuiko Oshino };
308d2c31979SYuiko Oshino
309d2c31979SYuiko Oshino static const struct usb_device_id lan75xx_eth_id_table[] = {
310d2c31979SYuiko Oshino { USB_DEVICE(0x0424, 0x7500) }, /* LAN7500 USB Ethernet */
311d2c31979SYuiko Oshino { } /* Terminating entry */
312d2c31979SYuiko Oshino };
313d2c31979SYuiko Oshino
314d2c31979SYuiko Oshino U_BOOT_USB_DEVICE(lan75xx_eth, lan75xx_eth_id_table);
315