xref: /openbmc/u-boot/drivers/timer/riscv_timer.c (revision 328e3f8a706931e1a8f76adfdc015ad76cbeb83c)
1*60262cd0SBin Meng // SPDX-License-Identifier: GPL-2.0+
2*60262cd0SBin Meng /*
3*60262cd0SBin Meng  * Copyright (C) 2018, Bin Meng <bmeng.cn@gmail.com>
4*60262cd0SBin Meng  *
5*60262cd0SBin Meng  * RISC-V privileged architecture defined generic timer driver
6*60262cd0SBin Meng  *
7*60262cd0SBin Meng  * This driver relies on RISC-V platform codes to provide the essential API
8*60262cd0SBin Meng  * riscv_get_time() which is supposed to return the timer counter as defined
9*60262cd0SBin Meng  * by the RISC-V privileged architecture spec.
10*60262cd0SBin Meng  *
11*60262cd0SBin Meng  * This driver can be used in both M-mode and S-mode U-Boot.
12*60262cd0SBin Meng  */
13*60262cd0SBin Meng 
14*60262cd0SBin Meng #include <common.h>
15*60262cd0SBin Meng #include <dm.h>
16*60262cd0SBin Meng #include <errno.h>
17*60262cd0SBin Meng #include <timer.h>
18*60262cd0SBin Meng #include <asm/io.h>
19*60262cd0SBin Meng 
20*60262cd0SBin Meng /**
21*60262cd0SBin Meng  * riscv_get_time() - get the timer counter
22*60262cd0SBin Meng  *
23*60262cd0SBin Meng  * Platform codes should provide this API in order to make this driver function.
24*60262cd0SBin Meng  *
25*60262cd0SBin Meng  * @time:	the 64-bit timer count  as defined by the RISC-V privileged
26*60262cd0SBin Meng  *		architecture spec.
27*60262cd0SBin Meng  * @return:	0 on success, -ve on error.
28*60262cd0SBin Meng  */
29*60262cd0SBin Meng extern int riscv_get_time(u64 *time);
30*60262cd0SBin Meng 
riscv_timer_get_count(struct udevice * dev,u64 * count)31*60262cd0SBin Meng static int riscv_timer_get_count(struct udevice *dev, u64 *count)
32*60262cd0SBin Meng {
33*60262cd0SBin Meng 	return riscv_get_time(count);
34*60262cd0SBin Meng }
35*60262cd0SBin Meng 
riscv_timer_probe(struct udevice * dev)36*60262cd0SBin Meng static int riscv_timer_probe(struct udevice *dev)
37*60262cd0SBin Meng {
38*60262cd0SBin Meng 	struct timer_dev_priv *uc_priv = dev_get_uclass_priv(dev);
39*60262cd0SBin Meng 
40*60262cd0SBin Meng 	/* clock frequency was passed from the cpu driver as driver data */
41*60262cd0SBin Meng 	uc_priv->clock_rate = dev->driver_data;
42*60262cd0SBin Meng 
43*60262cd0SBin Meng 	return 0;
44*60262cd0SBin Meng }
45*60262cd0SBin Meng 
46*60262cd0SBin Meng static const struct timer_ops riscv_timer_ops = {
47*60262cd0SBin Meng 	.get_count = riscv_timer_get_count,
48*60262cd0SBin Meng };
49*60262cd0SBin Meng 
50*60262cd0SBin Meng U_BOOT_DRIVER(riscv_timer) = {
51*60262cd0SBin Meng 	.name = "riscv_timer",
52*60262cd0SBin Meng 	.id = UCLASS_TIMER,
53*60262cd0SBin Meng 	.probe = riscv_timer_probe,
54*60262cd0SBin Meng 	.ops = &riscv_timer_ops,
55*60262cd0SBin Meng 	.flags = DM_FLAG_PRE_RELOC,
56*60262cd0SBin Meng };
57