xref: /openbmc/u-boot/drivers/timer/mtk_timer.c (revision e16c888fab5014b022d5781dc534f204460a073b)
1*d3c3606cSRyder Lee // SPDX-License-Identifier: GPL-2.0
2*d3c3606cSRyder Lee /*
3*d3c3606cSRyder Lee  * MediaTek timer driver
4*d3c3606cSRyder Lee  *
5*d3c3606cSRyder Lee  * Copyright (C) 2018 MediaTek Inc.
6*d3c3606cSRyder Lee  * Author: Ryder Lee <ryder.lee@mediatek.com>
7*d3c3606cSRyder Lee  */
8*d3c3606cSRyder Lee 
9*d3c3606cSRyder Lee #include <clk.h>
10*d3c3606cSRyder Lee #include <common.h>
11*d3c3606cSRyder Lee #include <dm.h>
12*d3c3606cSRyder Lee #include <timer.h>
13*d3c3606cSRyder Lee #include <asm/io.h>
14*d3c3606cSRyder Lee 
15*d3c3606cSRyder Lee #define MTK_GPT4_CTRL	0x40
16*d3c3606cSRyder Lee #define MTK_GPT4_CLK	0x44
17*d3c3606cSRyder Lee #define MTK_GPT4_CNT	0x48
18*d3c3606cSRyder Lee 
19*d3c3606cSRyder Lee #define GPT4_ENABLE	BIT(0)
20*d3c3606cSRyder Lee #define GPT4_CLEAR	BIT(1)
21*d3c3606cSRyder Lee #define GPT4_FREERUN	GENMASK(5, 4)
22*d3c3606cSRyder Lee #define GPT4_CLK_SYS	0x0
23*d3c3606cSRyder Lee #define GPT4_CLK_DIV1	0x0
24*d3c3606cSRyder Lee 
25*d3c3606cSRyder Lee struct mtk_timer_priv {
26*d3c3606cSRyder Lee 	void __iomem *base;
27*d3c3606cSRyder Lee };
28*d3c3606cSRyder Lee 
mtk_timer_get_count(struct udevice * dev,u64 * count)29*d3c3606cSRyder Lee static int mtk_timer_get_count(struct udevice *dev, u64 *count)
30*d3c3606cSRyder Lee {
31*d3c3606cSRyder Lee 	struct mtk_timer_priv *priv = dev_get_priv(dev);
32*d3c3606cSRyder Lee 	u32 val = readl(priv->base + MTK_GPT4_CNT);
33*d3c3606cSRyder Lee 
34*d3c3606cSRyder Lee 	*count = timer_conv_64(val);
35*d3c3606cSRyder Lee 
36*d3c3606cSRyder Lee 	return 0;
37*d3c3606cSRyder Lee }
38*d3c3606cSRyder Lee 
mtk_timer_probe(struct udevice * dev)39*d3c3606cSRyder Lee static int mtk_timer_probe(struct udevice *dev)
40*d3c3606cSRyder Lee {
41*d3c3606cSRyder Lee 	struct timer_dev_priv *uc_priv = dev_get_uclass_priv(dev);
42*d3c3606cSRyder Lee 	struct mtk_timer_priv *priv = dev_get_priv(dev);
43*d3c3606cSRyder Lee 	struct clk clk, parent;
44*d3c3606cSRyder Lee 	int ret;
45*d3c3606cSRyder Lee 
46*d3c3606cSRyder Lee 	priv->base = dev_read_addr_ptr(dev);
47*d3c3606cSRyder Lee 	if (!priv->base)
48*d3c3606cSRyder Lee 		return -ENOENT;
49*d3c3606cSRyder Lee 
50*d3c3606cSRyder Lee 	ret = clk_get_by_index(dev, 0, &clk);
51*d3c3606cSRyder Lee 	if (ret)
52*d3c3606cSRyder Lee 		return ret;
53*d3c3606cSRyder Lee 
54*d3c3606cSRyder Lee 	ret = clk_get_by_index(dev, 1, &parent);
55*d3c3606cSRyder Lee 	if (!ret) {
56*d3c3606cSRyder Lee 		ret = clk_set_parent(&clk, &parent);
57*d3c3606cSRyder Lee 		if (ret)
58*d3c3606cSRyder Lee 			return ret;
59*d3c3606cSRyder Lee 	}
60*d3c3606cSRyder Lee 
61*d3c3606cSRyder Lee 	uc_priv->clock_rate = clk_get_rate(&clk);
62*d3c3606cSRyder Lee 	if (!uc_priv->clock_rate)
63*d3c3606cSRyder Lee 		return -EINVAL;
64*d3c3606cSRyder Lee 
65*d3c3606cSRyder Lee 	return 0;
66*d3c3606cSRyder Lee }
67*d3c3606cSRyder Lee 
68*d3c3606cSRyder Lee static const struct timer_ops mtk_timer_ops = {
69*d3c3606cSRyder Lee 	.get_count = mtk_timer_get_count,
70*d3c3606cSRyder Lee };
71*d3c3606cSRyder Lee 
72*d3c3606cSRyder Lee static const struct udevice_id mtk_timer_ids[] = {
73*d3c3606cSRyder Lee 	{ .compatible = "mediatek,timer" },
74*d3c3606cSRyder Lee 	{ }
75*d3c3606cSRyder Lee };
76*d3c3606cSRyder Lee 
77*d3c3606cSRyder Lee U_BOOT_DRIVER(mtk_timer) = {
78*d3c3606cSRyder Lee 	.name = "mtk_timer",
79*d3c3606cSRyder Lee 	.id = UCLASS_TIMER,
80*d3c3606cSRyder Lee 	.of_match = mtk_timer_ids,
81*d3c3606cSRyder Lee 	.priv_auto_alloc_size = sizeof(struct mtk_timer_priv),
82*d3c3606cSRyder Lee 	.probe = mtk_timer_probe,
83*d3c3606cSRyder Lee 	.ops = &mtk_timer_ops,
84*d3c3606cSRyder Lee 	.flags = DM_FLAG_PRE_RELOC,
85*d3c3606cSRyder Lee };
86