1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2fa3e354bSRick Chen /*
3fa3e354bSRick Chen * Andestech ATCPIT100 timer driver
4fa3e354bSRick Chen *
5fa3e354bSRick Chen * (C) Copyright 2016
6fa3e354bSRick Chen * Rick Chen, NDS32 Software Engineering, rick@andestech.com
7fa3e354bSRick Chen */
8fa3e354bSRick Chen #include <common.h>
9fa3e354bSRick Chen #include <dm.h>
10fa3e354bSRick Chen #include <errno.h>
11fa3e354bSRick Chen #include <timer.h>
12fa3e354bSRick Chen #include <linux/io.h>
13fa3e354bSRick Chen
14fa3e354bSRick Chen #define REG32_TMR(x) (*(u32 *) ((plat->regs) + (x>>2)))
15fa3e354bSRick Chen
16fa3e354bSRick Chen /*
17fa3e354bSRick Chen * Definition of register offsets
18fa3e354bSRick Chen */
19fa3e354bSRick Chen
20fa3e354bSRick Chen /* ID and Revision Register */
21fa3e354bSRick Chen #define ID_REV 0x0
22fa3e354bSRick Chen
23fa3e354bSRick Chen /* Configuration Register */
24fa3e354bSRick Chen #define CFG 0x10
25fa3e354bSRick Chen
26fa3e354bSRick Chen /* Interrupt Enable Register */
27fa3e354bSRick Chen #define INT_EN 0x14
28fa3e354bSRick Chen #define CH_INT_EN(c , i) ((1<<i)<<(4*c))
29fa3e354bSRick Chen
30fa3e354bSRick Chen /* Interrupt Status Register */
31fa3e354bSRick Chen #define INT_STA 0x18
32fa3e354bSRick Chen #define CH_INT_STA(c , i) ((1<<i)<<(4*c))
33fa3e354bSRick Chen
34fa3e354bSRick Chen /* Channel Enable Register */
35fa3e354bSRick Chen #define CH_EN 0x1C
36fa3e354bSRick Chen #define CH_TMR_EN(c , t) ((1<<t)<<(4*c))
37fa3e354bSRick Chen
38fa3e354bSRick Chen /* Ch n Control REgister */
39fa3e354bSRick Chen #define CH_CTL(n) (0x20+0x10*n)
40fa3e354bSRick Chen /* Channel clock source , bit 3 , 0:External clock , 1:APB clock */
41fa3e354bSRick Chen #define APB_CLK (1<<3)
42fa3e354bSRick Chen /* Channel mode , bit 0~2 */
43fa3e354bSRick Chen #define TMR_32 1
44fa3e354bSRick Chen #define TMR_16 2
45fa3e354bSRick Chen #define TMR_8 3
46fa3e354bSRick Chen #define PWM 4
47fa3e354bSRick Chen
48fa3e354bSRick Chen #define CH_REL(n) (0x24+0x10*n)
49fa3e354bSRick Chen #define CH_CNT(n) (0x28+0x10*n)
50fa3e354bSRick Chen
51fa3e354bSRick Chen struct atctmr_timer_regs {
52fa3e354bSRick Chen u32 id_rev; /* 0x00 */
53fa3e354bSRick Chen u32 reservd[3]; /* 0x04 ~ 0x0c */
54fa3e354bSRick Chen u32 cfg; /* 0x10 */
55fa3e354bSRick Chen u32 int_en; /* 0x14 */
56fa3e354bSRick Chen u32 int_st; /* 0x18 */
57fa3e354bSRick Chen u32 ch_en; /* 0x1c */
58fa3e354bSRick Chen u32 ch0_ctrl; /* 0x20 */
59fa3e354bSRick Chen u32 ch0_reload; /* 0x24 */
60fa3e354bSRick Chen u32 ch0_cntr; /* 0x28 */
61fa3e354bSRick Chen u32 reservd1; /* 0x2c */
62fa3e354bSRick Chen u32 ch1_ctrl; /* 0x30 */
63fa3e354bSRick Chen u32 ch1_reload; /* 0x34 */
64fa3e354bSRick Chen u32 int_mask; /* 0x38 */
65fa3e354bSRick Chen };
66fa3e354bSRick Chen
67033d4081SRick Chen struct atcpit_timer_platdata {
68fa3e354bSRick Chen u32 *regs;
69fa3e354bSRick Chen };
70fa3e354bSRick Chen
atcpit_timer_get_count(struct udevice * dev,u64 * count)71033d4081SRick Chen static int atcpit_timer_get_count(struct udevice *dev, u64 *count)
72fa3e354bSRick Chen {
73c6c85dc8SRick Chen struct atcpit_timer_platdata *plat = dev_get_platdata(dev);
74fa3e354bSRick Chen u32 val;
75fa3e354bSRick Chen val = ~(REG32_TMR(CH_CNT(1))+0xffffffff);
76fa3e354bSRick Chen *count = timer_conv_64(val);
77fa3e354bSRick Chen return 0;
78fa3e354bSRick Chen }
79fa3e354bSRick Chen
atcpit_timer_probe(struct udevice * dev)80033d4081SRick Chen static int atcpit_timer_probe(struct udevice *dev)
81fa3e354bSRick Chen {
82c6c85dc8SRick Chen struct atcpit_timer_platdata *plat = dev_get_platdata(dev);
83fa3e354bSRick Chen REG32_TMR(CH_REL(1)) = 0xffffffff;
84fa3e354bSRick Chen REG32_TMR(CH_CTL(1)) = APB_CLK|TMR_32;
85fa3e354bSRick Chen REG32_TMR(CH_EN) |= CH_TMR_EN(1 , 0);
86fa3e354bSRick Chen return 0;
87fa3e354bSRick Chen }
88fa3e354bSRick Chen
atcpit_timer_ofdata_to_platdata(struct udevice * dev)89033d4081SRick Chen static int atcpit_timer_ofdata_to_platdata(struct udevice *dev)
90fa3e354bSRick Chen {
91033d4081SRick Chen struct atcpit_timer_platdata *plat = dev_get_platdata(dev);
92fa3e354bSRick Chen plat->regs = map_physmem(devfdt_get_addr(dev) , 0x100 , MAP_NOCACHE);
93fa3e354bSRick Chen return 0;
94fa3e354bSRick Chen }
95fa3e354bSRick Chen
96033d4081SRick Chen static const struct timer_ops atcpit_timer_ops = {
97033d4081SRick Chen .get_count = atcpit_timer_get_count,
98fa3e354bSRick Chen };
99fa3e354bSRick Chen
100033d4081SRick Chen static const struct udevice_id atcpit_timer_ids[] = {
101fa3e354bSRick Chen { .compatible = "andestech,atcpit100" },
102fa3e354bSRick Chen {}
103fa3e354bSRick Chen };
104fa3e354bSRick Chen
105033d4081SRick Chen U_BOOT_DRIVER(atcpit100_timer) = {
106033d4081SRick Chen .name = "atcpit100_timer",
107fa3e354bSRick Chen .id = UCLASS_TIMER,
108033d4081SRick Chen .of_match = atcpit_timer_ids,
109033d4081SRick Chen .ofdata_to_platdata = atcpit_timer_ofdata_to_platdata,
110033d4081SRick Chen .platdata_auto_alloc_size = sizeof(struct atcpit_timer_platdata),
111033d4081SRick Chen .probe = atcpit_timer_probe,
112033d4081SRick Chen .ops = &atcpit_timer_ops,
113fa3e354bSRick Chen };
114