xref: /openbmc/u-boot/drivers/spi/zynq_spi.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
21465d055SJagannadha Sutradharudu Teki /*
386e99b98SJagan Teki  * (C) Copyright 2013 Xilinx, Inc.
4b1c82da2SJagan Teki  * (C) Copyright 2015 Jagan Teki <jteki@openedev.com>
51465d055SJagannadha Sutradharudu Teki  *
61465d055SJagannadha Sutradharudu Teki  * Xilinx Zynq PS SPI controller driver (master mode only)
71465d055SJagannadha Sutradharudu Teki  */
81465d055SJagannadha Sutradharudu Teki 
91465d055SJagannadha Sutradharudu Teki #include <common.h>
10b1c82da2SJagan Teki #include <dm.h>
111465d055SJagannadha Sutradharudu Teki #include <malloc.h>
121465d055SJagannadha Sutradharudu Teki #include <spi.h>
131465d055SJagannadha Sutradharudu Teki #include <asm/io.h>
141465d055SJagannadha Sutradharudu Teki 
15cdc9dd07SJagan Teki DECLARE_GLOBAL_DATA_PTR;
16cdc9dd07SJagan Teki 
171465d055SJagannadha Sutradharudu Teki /* zynq spi register bit masks ZYNQ_SPI_<REG>_<BIT>_MASK */
18736b4df1SJagan Teki #define ZYNQ_SPI_CR_MSA_MASK		BIT(15)	/* Manual start enb */
19736b4df1SJagan Teki #define ZYNQ_SPI_CR_MCS_MASK		BIT(14)	/* Manual chip select */
209cf2ffb3SJagan Teki #define ZYNQ_SPI_CR_CS_MASK		GENMASK(13, 10)	/* Chip select */
219cf2ffb3SJagan Teki #define ZYNQ_SPI_CR_BAUD_MASK		GENMASK(5, 3)	/* Baud rate div */
22736b4df1SJagan Teki #define ZYNQ_SPI_CR_CPHA_MASK		BIT(2)	/* Clock phase */
23736b4df1SJagan Teki #define ZYNQ_SPI_CR_CPOL_MASK		BIT(1)	/* Clock polarity */
24736b4df1SJagan Teki #define ZYNQ_SPI_CR_MSTREN_MASK		BIT(0)	/* Mode select */
25736b4df1SJagan Teki #define ZYNQ_SPI_IXR_RXNEMPTY_MASK	BIT(4)	/* RX_FIFO_not_empty */
26736b4df1SJagan Teki #define ZYNQ_SPI_IXR_TXOW_MASK		BIT(2)	/* TX_FIFO_not_full */
279cf2ffb3SJagan Teki #define ZYNQ_SPI_IXR_ALL_MASK		GENMASK(6, 0)	/* All IXR bits */
28736b4df1SJagan Teki #define ZYNQ_SPI_ENR_SPI_EN_MASK	BIT(0)	/* SPI Enable */
291465d055SJagannadha Sutradharudu Teki 
3046ab8a6aSJagan Teki #define ZYNQ_SPI_CR_BAUD_MAX		8	/* Baud rate divisor max val */
3146ab8a6aSJagan Teki #define ZYNQ_SPI_CR_BAUD_SHIFT		3	/* Baud rate divisor shift */
3246ab8a6aSJagan Teki #define ZYNQ_SPI_CR_SS_SHIFT		10	/* Slave select shift */
3346ab8a6aSJagan Teki 
341465d055SJagannadha Sutradharudu Teki #define ZYNQ_SPI_FIFO_DEPTH		128
351465d055SJagannadha Sutradharudu Teki #ifndef CONFIG_SYS_ZYNQ_SPI_WAIT
361465d055SJagannadha Sutradharudu Teki #define CONFIG_SYS_ZYNQ_SPI_WAIT	(CONFIG_SYS_HZ/100)	/* 10 ms */
371465d055SJagannadha Sutradharudu Teki #endif
381465d055SJagannadha Sutradharudu Teki 
391465d055SJagannadha Sutradharudu Teki /* zynq spi register set */
401465d055SJagannadha Sutradharudu Teki struct zynq_spi_regs {
411465d055SJagannadha Sutradharudu Teki 	u32 cr;		/* 0x00 */
421465d055SJagannadha Sutradharudu Teki 	u32 isr;	/* 0x04 */
431465d055SJagannadha Sutradharudu Teki 	u32 ier;	/* 0x08 */
441465d055SJagannadha Sutradharudu Teki 	u32 idr;	/* 0x0C */
451465d055SJagannadha Sutradharudu Teki 	u32 imr;	/* 0x10 */
461465d055SJagannadha Sutradharudu Teki 	u32 enr;	/* 0x14 */
471465d055SJagannadha Sutradharudu Teki 	u32 dr;		/* 0x18 */
481465d055SJagannadha Sutradharudu Teki 	u32 txdr;	/* 0x1C */
491465d055SJagannadha Sutradharudu Teki 	u32 rxdr;	/* 0x20 */
501465d055SJagannadha Sutradharudu Teki };
511465d055SJagannadha Sutradharudu Teki 
52b1c82da2SJagan Teki 
53b1c82da2SJagan Teki /* zynq spi platform data */
54b1c82da2SJagan Teki struct zynq_spi_platdata {
55b1c82da2SJagan Teki 	struct zynq_spi_regs *regs;
56b1c82da2SJagan Teki 	u32 frequency;		/* input frequency */
571465d055SJagannadha Sutradharudu Teki 	u32 speed_hz;
58ac6991fbSMoritz Fischer 	uint deactivate_delay_us;	/* Delay to wait after deactivate */
59ac6991fbSMoritz Fischer 	uint activate_delay_us;		/* Delay to wait after activate */
601465d055SJagannadha Sutradharudu Teki };
611465d055SJagannadha Sutradharudu Teki 
62b1c82da2SJagan Teki /* zynq spi priv */
63b1c82da2SJagan Teki struct zynq_spi_priv {
64b1c82da2SJagan Teki 	struct zynq_spi_regs *regs;
6519126998SJagan Teki 	u8 cs;
66b1c82da2SJagan Teki 	u8 mode;
67ac6991fbSMoritz Fischer 	ulong last_transaction_us;	/* Time of last transaction end */
68b1c82da2SJagan Teki 	u8 fifo_depth;
69b1c82da2SJagan Teki 	u32 freq;		/* required frequency */
70b1c82da2SJagan Teki };
711465d055SJagannadha Sutradharudu Teki 
zynq_spi_ofdata_to_platdata(struct udevice * bus)72b1c82da2SJagan Teki static int zynq_spi_ofdata_to_platdata(struct udevice *bus)
731465d055SJagannadha Sutradharudu Teki {
74b1c82da2SJagan Teki 	struct zynq_spi_platdata *plat = bus->platdata;
75cdc9dd07SJagan Teki 	const void *blob = gd->fdt_blob;
76e160f7d4SSimon Glass 	int node = dev_of_offset(bus);
77b1c82da2SJagan Teki 
78a821c4afSSimon Glass 	plat->regs = (struct zynq_spi_regs *)devfdt_get_addr(bus);
79cdc9dd07SJagan Teki 
80cdc9dd07SJagan Teki 	/* FIXME: Use 250MHz as a suitable default */
81cdc9dd07SJagan Teki 	plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
82cdc9dd07SJagan Teki 					250000000);
83ac6991fbSMoritz Fischer 	plat->deactivate_delay_us = fdtdec_get_int(blob, node,
84ac6991fbSMoritz Fischer 					"spi-deactivate-delay", 0);
85ac6991fbSMoritz Fischer 	plat->activate_delay_us = fdtdec_get_int(blob, node,
86ac6991fbSMoritz Fischer 						 "spi-activate-delay", 0);
87b1c82da2SJagan Teki 	plat->speed_hz = plat->frequency / 2;
88b1c82da2SJagan Teki 
8980fd9792SMichal Simek 	debug("%s: regs=%p max-frequency=%d\n", __func__,
90cdc9dd07SJagan Teki 	      plat->regs, plat->frequency);
91cdc9dd07SJagan Teki 
92b1c82da2SJagan Teki 	return 0;
93b1c82da2SJagan Teki }
94b1c82da2SJagan Teki 
zynq_spi_init_hw(struct zynq_spi_priv * priv)95b1c82da2SJagan Teki static void zynq_spi_init_hw(struct zynq_spi_priv *priv)
96b1c82da2SJagan Teki {
97b1c82da2SJagan Teki 	struct zynq_spi_regs *regs = priv->regs;
981465d055SJagannadha Sutradharudu Teki 	u32 confr;
991465d055SJagannadha Sutradharudu Teki 
1001465d055SJagannadha Sutradharudu Teki 	/* Disable SPI */
1015f647c22SMichal Simek 	confr = ZYNQ_SPI_ENR_SPI_EN_MASK;
1025f647c22SMichal Simek 	writel(~confr, &regs->enr);
1031465d055SJagannadha Sutradharudu Teki 
1041465d055SJagannadha Sutradharudu Teki 	/* Disable Interrupts */
105b1c82da2SJagan Teki 	writel(ZYNQ_SPI_IXR_ALL_MASK, &regs->idr);
1061465d055SJagannadha Sutradharudu Teki 
1071465d055SJagannadha Sutradharudu Teki 	/* Clear RX FIFO */
108b1c82da2SJagan Teki 	while (readl(&regs->isr) &
1091465d055SJagannadha Sutradharudu Teki 			ZYNQ_SPI_IXR_RXNEMPTY_MASK)
110b1c82da2SJagan Teki 		readl(&regs->rxdr);
1111465d055SJagannadha Sutradharudu Teki 
1121465d055SJagannadha Sutradharudu Teki 	/* Clear Interrupts */
113b1c82da2SJagan Teki 	writel(ZYNQ_SPI_IXR_ALL_MASK, &regs->isr);
1141465d055SJagannadha Sutradharudu Teki 
1151465d055SJagannadha Sutradharudu Teki 	/* Manual slave select and Auto start */
1161465d055SJagannadha Sutradharudu Teki 	confr = ZYNQ_SPI_CR_MCS_MASK | ZYNQ_SPI_CR_CS_MASK |
1171465d055SJagannadha Sutradharudu Teki 		ZYNQ_SPI_CR_MSTREN_MASK;
1181465d055SJagannadha Sutradharudu Teki 	confr &= ~ZYNQ_SPI_CR_MSA_MASK;
119b1c82da2SJagan Teki 	writel(confr, &regs->cr);
1201465d055SJagannadha Sutradharudu Teki 
1211465d055SJagannadha Sutradharudu Teki 	/* Enable SPI */
122b1c82da2SJagan Teki 	writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
1231465d055SJagannadha Sutradharudu Teki }
1241465d055SJagannadha Sutradharudu Teki 
zynq_spi_probe(struct udevice * bus)125b1c82da2SJagan Teki static int zynq_spi_probe(struct udevice *bus)
1261465d055SJagannadha Sutradharudu Teki {
127b1c82da2SJagan Teki 	struct zynq_spi_platdata *plat = dev_get_platdata(bus);
128b1c82da2SJagan Teki 	struct zynq_spi_priv *priv = dev_get_priv(bus);
129b1c82da2SJagan Teki 
130b1c82da2SJagan Teki 	priv->regs = plat->regs;
131b1c82da2SJagan Teki 	priv->fifo_depth = ZYNQ_SPI_FIFO_DEPTH;
132b1c82da2SJagan Teki 
133b1c82da2SJagan Teki 	/* init the zynq spi hw */
134b1c82da2SJagan Teki 	zynq_spi_init_hw(priv);
135b1c82da2SJagan Teki 
136b1c82da2SJagan Teki 	return 0;
1371465d055SJagannadha Sutradharudu Teki }
1381465d055SJagannadha Sutradharudu Teki 
spi_cs_activate(struct udevice * dev)13919126998SJagan Teki static void spi_cs_activate(struct udevice *dev)
1401465d055SJagannadha Sutradharudu Teki {
141b1c82da2SJagan Teki 	struct udevice *bus = dev->parent;
142ac6991fbSMoritz Fischer 	struct zynq_spi_platdata *plat = bus->platdata;
143b1c82da2SJagan Teki 	struct zynq_spi_priv *priv = dev_get_priv(bus);
144b1c82da2SJagan Teki 	struct zynq_spi_regs *regs = priv->regs;
1451465d055SJagannadha Sutradharudu Teki 	u32 cr;
1461465d055SJagannadha Sutradharudu Teki 
147ac6991fbSMoritz Fischer 	/* If it's too soon to do another transaction, wait */
148ac6991fbSMoritz Fischer 	if (plat->deactivate_delay_us && priv->last_transaction_us) {
149ac6991fbSMoritz Fischer 		ulong delay_us;		/* The delay completed so far */
150ac6991fbSMoritz Fischer 		delay_us = timer_get_us() - priv->last_transaction_us;
151ac6991fbSMoritz Fischer 		if (delay_us < plat->deactivate_delay_us)
152ac6991fbSMoritz Fischer 			udelay(plat->deactivate_delay_us - delay_us);
153ac6991fbSMoritz Fischer 	}
154ac6991fbSMoritz Fischer 
155b1c82da2SJagan Teki 	clrbits_le32(&regs->cr, ZYNQ_SPI_CR_CS_MASK);
156b1c82da2SJagan Teki 	cr = readl(&regs->cr);
1571465d055SJagannadha Sutradharudu Teki 	/*
1581465d055SJagannadha Sutradharudu Teki 	 * CS cal logic: CS[13:10]
1591465d055SJagannadha Sutradharudu Teki 	 * xxx0	- cs0
1601465d055SJagannadha Sutradharudu Teki 	 * xx01	- cs1
1611465d055SJagannadha Sutradharudu Teki 	 * x011 - cs2
1621465d055SJagannadha Sutradharudu Teki 	 */
16319126998SJagan Teki 	cr |= (~(1 << priv->cs) << ZYNQ_SPI_CR_SS_SHIFT) & ZYNQ_SPI_CR_CS_MASK;
164b1c82da2SJagan Teki 	writel(cr, &regs->cr);
165ac6991fbSMoritz Fischer 
166ac6991fbSMoritz Fischer 	if (plat->activate_delay_us)
167ac6991fbSMoritz Fischer 		udelay(plat->activate_delay_us);
1681465d055SJagannadha Sutradharudu Teki }
1691465d055SJagannadha Sutradharudu Teki 
spi_cs_deactivate(struct udevice * dev)170b1c82da2SJagan Teki static void spi_cs_deactivate(struct udevice *dev)
1711465d055SJagannadha Sutradharudu Teki {
172b1c82da2SJagan Teki 	struct udevice *bus = dev->parent;
173ac6991fbSMoritz Fischer 	struct zynq_spi_platdata *plat = bus->platdata;
174b1c82da2SJagan Teki 	struct zynq_spi_priv *priv = dev_get_priv(bus);
175b1c82da2SJagan Teki 	struct zynq_spi_regs *regs = priv->regs;
1761465d055SJagannadha Sutradharudu Teki 
177b1c82da2SJagan Teki 	setbits_le32(&regs->cr, ZYNQ_SPI_CR_CS_MASK);
178ac6991fbSMoritz Fischer 
179ac6991fbSMoritz Fischer 	/* Remember time of this transaction so we can honour the bus delay */
180ac6991fbSMoritz Fischer 	if (plat->deactivate_delay_us)
181ac6991fbSMoritz Fischer 		priv->last_transaction_us = timer_get_us();
1821465d055SJagannadha Sutradharudu Teki }
1831465d055SJagannadha Sutradharudu Teki 
zynq_spi_claim_bus(struct udevice * dev)184b1c82da2SJagan Teki static int zynq_spi_claim_bus(struct udevice *dev)
1851465d055SJagannadha Sutradharudu Teki {
186b1c82da2SJagan Teki 	struct udevice *bus = dev->parent;
187b1c82da2SJagan Teki 	struct zynq_spi_priv *priv = dev_get_priv(bus);
188b1c82da2SJagan Teki 	struct zynq_spi_regs *regs = priv->regs;
1891465d055SJagannadha Sutradharudu Teki 
190b1c82da2SJagan Teki 	writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
1911465d055SJagannadha Sutradharudu Teki 
1921465d055SJagannadha Sutradharudu Teki 	return 0;
1931465d055SJagannadha Sutradharudu Teki }
1941465d055SJagannadha Sutradharudu Teki 
zynq_spi_release_bus(struct udevice * dev)195b1c82da2SJagan Teki static int zynq_spi_release_bus(struct udevice *dev)
1961465d055SJagannadha Sutradharudu Teki {
197b1c82da2SJagan Teki 	struct udevice *bus = dev->parent;
198b1c82da2SJagan Teki 	struct zynq_spi_priv *priv = dev_get_priv(bus);
199b1c82da2SJagan Teki 	struct zynq_spi_regs *regs = priv->regs;
2005f647c22SMichal Simek 	u32 confr;
2011465d055SJagannadha Sutradharudu Teki 
2025f647c22SMichal Simek 	confr = ZYNQ_SPI_ENR_SPI_EN_MASK;
2035f647c22SMichal Simek 	writel(~confr, &regs->enr);
204b1c82da2SJagan Teki 
205b1c82da2SJagan Teki 	return 0;
2061465d055SJagannadha Sutradharudu Teki }
2071465d055SJagannadha Sutradharudu Teki 
zynq_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)208b1c82da2SJagan Teki static int zynq_spi_xfer(struct udevice *dev, unsigned int bitlen,
209b1c82da2SJagan Teki 			    const void *dout, void *din, unsigned long flags)
2101465d055SJagannadha Sutradharudu Teki {
211b1c82da2SJagan Teki 	struct udevice *bus = dev->parent;
212b1c82da2SJagan Teki 	struct zynq_spi_priv *priv = dev_get_priv(bus);
213b1c82da2SJagan Teki 	struct zynq_spi_regs *regs = priv->regs;
214b1c82da2SJagan Teki 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
2151465d055SJagannadha Sutradharudu Teki 	u32 len = bitlen / 8;
2161465d055SJagannadha Sutradharudu Teki 	u32 tx_len = len, rx_len = len, tx_tvl;
2171465d055SJagannadha Sutradharudu Teki 	const u8 *tx_buf = dout;
2181465d055SJagannadha Sutradharudu Teki 	u8 *rx_buf = din, buf;
2191465d055SJagannadha Sutradharudu Teki 	u32 ts, status;
2201465d055SJagannadha Sutradharudu Teki 
2211465d055SJagannadha Sutradharudu Teki 	debug("spi_xfer: bus:%i cs:%i bitlen:%i len:%i flags:%lx\n",
222b1c82da2SJagan Teki 	      bus->seq, slave_plat->cs, bitlen, len, flags);
2231465d055SJagannadha Sutradharudu Teki 
2241465d055SJagannadha Sutradharudu Teki 	if (bitlen % 8) {
2251465d055SJagannadha Sutradharudu Teki 		debug("spi_xfer: Non byte aligned SPI transfer\n");
2261465d055SJagannadha Sutradharudu Teki 		return -1;
2271465d055SJagannadha Sutradharudu Teki 	}
2281465d055SJagannadha Sutradharudu Teki 
22919126998SJagan Teki 	priv->cs = slave_plat->cs;
2301465d055SJagannadha Sutradharudu Teki 	if (flags & SPI_XFER_BEGIN)
23119126998SJagan Teki 		spi_cs_activate(dev);
2321465d055SJagannadha Sutradharudu Teki 
2331465d055SJagannadha Sutradharudu Teki 	while (rx_len > 0) {
2341465d055SJagannadha Sutradharudu Teki 		/* Write the data into TX FIFO - tx threshold is fifo_depth */
2351465d055SJagannadha Sutradharudu Teki 		tx_tvl = 0;
236b1c82da2SJagan Teki 		while ((tx_tvl < priv->fifo_depth) && tx_len) {
2371465d055SJagannadha Sutradharudu Teki 			if (tx_buf)
2381465d055SJagannadha Sutradharudu Teki 				buf = *tx_buf++;
2391465d055SJagannadha Sutradharudu Teki 			else
2401465d055SJagannadha Sutradharudu Teki 				buf = 0;
241b1c82da2SJagan Teki 			writel(buf, &regs->txdr);
2421465d055SJagannadha Sutradharudu Teki 			tx_len--;
2431465d055SJagannadha Sutradharudu Teki 			tx_tvl++;
2441465d055SJagannadha Sutradharudu Teki 		}
2451465d055SJagannadha Sutradharudu Teki 
2461465d055SJagannadha Sutradharudu Teki 		/* Check TX FIFO completion */
2471465d055SJagannadha Sutradharudu Teki 		ts = get_timer(0);
248b1c82da2SJagan Teki 		status = readl(&regs->isr);
2491465d055SJagannadha Sutradharudu Teki 		while (!(status & ZYNQ_SPI_IXR_TXOW_MASK)) {
2501465d055SJagannadha Sutradharudu Teki 			if (get_timer(ts) > CONFIG_SYS_ZYNQ_SPI_WAIT) {
2511465d055SJagannadha Sutradharudu Teki 				printf("spi_xfer: Timeout! TX FIFO not full\n");
2521465d055SJagannadha Sutradharudu Teki 				return -1;
2531465d055SJagannadha Sutradharudu Teki 			}
254b1c82da2SJagan Teki 			status = readl(&regs->isr);
2551465d055SJagannadha Sutradharudu Teki 		}
2561465d055SJagannadha Sutradharudu Teki 
2571465d055SJagannadha Sutradharudu Teki 		/* Read the data from RX FIFO */
258b1c82da2SJagan Teki 		status = readl(&regs->isr);
259d2998286SLad, Prabhakar 		while ((status & ZYNQ_SPI_IXR_RXNEMPTY_MASK) && rx_len) {
260b1c82da2SJagan Teki 			buf = readl(&regs->rxdr);
2611465d055SJagannadha Sutradharudu Teki 			if (rx_buf)
2621465d055SJagannadha Sutradharudu Teki 				*rx_buf++ = buf;
263b1c82da2SJagan Teki 			status = readl(&regs->isr);
2641465d055SJagannadha Sutradharudu Teki 			rx_len--;
2651465d055SJagannadha Sutradharudu Teki 		}
2661465d055SJagannadha Sutradharudu Teki 	}
2671465d055SJagannadha Sutradharudu Teki 
2681465d055SJagannadha Sutradharudu Teki 	if (flags & SPI_XFER_END)
269b1c82da2SJagan Teki 		spi_cs_deactivate(dev);
2701465d055SJagannadha Sutradharudu Teki 
2711465d055SJagannadha Sutradharudu Teki 	return 0;
2721465d055SJagannadha Sutradharudu Teki }
273b1c82da2SJagan Teki 
zynq_spi_set_speed(struct udevice * bus,uint speed)274b1c82da2SJagan Teki static int zynq_spi_set_speed(struct udevice *bus, uint speed)
275b1c82da2SJagan Teki {
276b1c82da2SJagan Teki 	struct zynq_spi_platdata *plat = bus->platdata;
277b1c82da2SJagan Teki 	struct zynq_spi_priv *priv = dev_get_priv(bus);
278b1c82da2SJagan Teki 	struct zynq_spi_regs *regs = priv->regs;
279b1c82da2SJagan Teki 	uint32_t confr;
280b1c82da2SJagan Teki 	u8 baud_rate_val = 0;
281b1c82da2SJagan Teki 
282b1c82da2SJagan Teki 	if (speed > plat->frequency)
283b1c82da2SJagan Teki 		speed = plat->frequency;
284b1c82da2SJagan Teki 
285b1c82da2SJagan Teki 	/* Set the clock frequency */
286b1c82da2SJagan Teki 	confr = readl(&regs->cr);
287b1c82da2SJagan Teki 	if (speed == 0) {
288b1c82da2SJagan Teki 		/* Set baudrate x8, if the freq is 0 */
289b1c82da2SJagan Teki 		baud_rate_val = 0x2;
290b1c82da2SJagan Teki 	} else if (plat->speed_hz != speed) {
29146ab8a6aSJagan Teki 		while ((baud_rate_val < ZYNQ_SPI_CR_BAUD_MAX) &&
292b1c82da2SJagan Teki 				((plat->frequency /
293b1c82da2SJagan Teki 				(2 << baud_rate_val)) > speed))
294b1c82da2SJagan Teki 			baud_rate_val++;
295b1c82da2SJagan Teki 		plat->speed_hz = speed / (2 << baud_rate_val);
296b1c82da2SJagan Teki 	}
297dda6241aSJagan Teki 	confr &= ~ZYNQ_SPI_CR_BAUD_MASK;
29846ab8a6aSJagan Teki 	confr |= (baud_rate_val << ZYNQ_SPI_CR_BAUD_SHIFT);
299b1c82da2SJagan Teki 
300b1c82da2SJagan Teki 	writel(confr, &regs->cr);
301b1c82da2SJagan Teki 	priv->freq = speed;
302b1c82da2SJagan Teki 
303a22bba81SJagan Teki 	debug("zynq_spi_set_speed: regs=%p, speed=%d\n",
304a22bba81SJagan Teki 	      priv->regs, priv->freq);
305b1c82da2SJagan Teki 
306b1c82da2SJagan Teki 	return 0;
307b1c82da2SJagan Teki }
308b1c82da2SJagan Teki 
zynq_spi_set_mode(struct udevice * bus,uint mode)309b1c82da2SJagan Teki static int zynq_spi_set_mode(struct udevice *bus, uint mode)
310b1c82da2SJagan Teki {
311b1c82da2SJagan Teki 	struct zynq_spi_priv *priv = dev_get_priv(bus);
312b1c82da2SJagan Teki 	struct zynq_spi_regs *regs = priv->regs;
313b1c82da2SJagan Teki 	uint32_t confr;
314b1c82da2SJagan Teki 
315b1c82da2SJagan Teki 	/* Set the SPI Clock phase and polarities */
316b1c82da2SJagan Teki 	confr = readl(&regs->cr);
317b1c82da2SJagan Teki 	confr &= ~(ZYNQ_SPI_CR_CPHA_MASK | ZYNQ_SPI_CR_CPOL_MASK);
318b1c82da2SJagan Teki 
319a22bba81SJagan Teki 	if (mode & SPI_CPHA)
320b1c82da2SJagan Teki 		confr |= ZYNQ_SPI_CR_CPHA_MASK;
321a22bba81SJagan Teki 	if (mode & SPI_CPOL)
322b1c82da2SJagan Teki 		confr |= ZYNQ_SPI_CR_CPOL_MASK;
323b1c82da2SJagan Teki 
324b1c82da2SJagan Teki 	writel(confr, &regs->cr);
325b1c82da2SJagan Teki 	priv->mode = mode;
326b1c82da2SJagan Teki 
327b1c82da2SJagan Teki 	debug("zynq_spi_set_mode: regs=%p, mode=%d\n", priv->regs, priv->mode);
328b1c82da2SJagan Teki 
329b1c82da2SJagan Teki 	return 0;
330b1c82da2SJagan Teki }
331b1c82da2SJagan Teki 
332b1c82da2SJagan Teki static const struct dm_spi_ops zynq_spi_ops = {
333b1c82da2SJagan Teki 	.claim_bus	= zynq_spi_claim_bus,
334b1c82da2SJagan Teki 	.release_bus	= zynq_spi_release_bus,
335b1c82da2SJagan Teki 	.xfer		= zynq_spi_xfer,
336b1c82da2SJagan Teki 	.set_speed	= zynq_spi_set_speed,
337b1c82da2SJagan Teki 	.set_mode	= zynq_spi_set_mode,
338b1c82da2SJagan Teki };
339b1c82da2SJagan Teki 
340b1c82da2SJagan Teki static const struct udevice_id zynq_spi_ids[] = {
34140b383faSMichal Simek 	{ .compatible = "xlnx,zynq-spi-r1p6" },
34223ef5aeaSMichal Simek 	{ .compatible = "cdns,spi-r1p6" },
343b1c82da2SJagan Teki 	{ }
344b1c82da2SJagan Teki };
345b1c82da2SJagan Teki 
346b1c82da2SJagan Teki U_BOOT_DRIVER(zynq_spi) = {
347b1c82da2SJagan Teki 	.name	= "zynq_spi",
348b1c82da2SJagan Teki 	.id	= UCLASS_SPI,
349b1c82da2SJagan Teki 	.of_match = zynq_spi_ids,
350b1c82da2SJagan Teki 	.ops	= &zynq_spi_ops,
351b1c82da2SJagan Teki 	.ofdata_to_platdata = zynq_spi_ofdata_to_platdata,
352b1c82da2SJagan Teki 	.platdata_auto_alloc_size = sizeof(struct zynq_spi_platdata),
353b1c82da2SJagan Teki 	.priv_auto_alloc_size = sizeof(struct zynq_spi_priv),
354b1c82da2SJagan Teki 	.probe	= zynq_spi_probe,
355b1c82da2SJagan Teki };
356