xref: /openbmc/u-boot/drivers/spi/pl022_spi.c (revision 9450ab2ba8d720bd9f73bccc0af2e2b5a2c2aaf1)
18a4791faSQuentin Schulz // SPDX-License-Identifier: GPL-2.0+
28a4791faSQuentin Schulz /*
38a4791faSQuentin Schulz  * (C) Copyright 2012
48a4791faSQuentin Schulz  * Armando Visconti, ST Microelectronics, armando.visconti@st.com.
58a4791faSQuentin Schulz  *
68a4791faSQuentin Schulz  * (C) Copyright 2018
78a4791faSQuentin Schulz  * Quentin Schulz, Bootlin, quentin.schulz@bootlin.com
88a4791faSQuentin Schulz  *
98a4791faSQuentin Schulz  * Driver for ARM PL022 SPI Controller.
108a4791faSQuentin Schulz  */
118a4791faSQuentin Schulz 
128a4791faSQuentin Schulz #include <clk.h>
138a4791faSQuentin Schulz #include <common.h>
148a4791faSQuentin Schulz #include <dm.h>
15*3ae6030cSJagan Teki #include <dm/platform_data/spi_pl022.h>
168a4791faSQuentin Schulz #include <linux/io.h>
178a4791faSQuentin Schulz #include <spi.h>
188a4791faSQuentin Schulz 
198a4791faSQuentin Schulz #define SSP_CR0		0x000
208a4791faSQuentin Schulz #define SSP_CR1		0x004
218a4791faSQuentin Schulz #define SSP_DR		0x008
228a4791faSQuentin Schulz #define SSP_SR		0x00C
238a4791faSQuentin Schulz #define SSP_CPSR	0x010
248a4791faSQuentin Schulz #define SSP_IMSC	0x014
258a4791faSQuentin Schulz #define SSP_RIS		0x018
268a4791faSQuentin Schulz #define SSP_MIS		0x01C
278a4791faSQuentin Schulz #define SSP_ICR		0x020
288a4791faSQuentin Schulz #define SSP_DMACR	0x024
298a4791faSQuentin Schulz #define SSP_CSR		0x030 /* vendor extension */
308a4791faSQuentin Schulz #define SSP_ITCR	0x080
318a4791faSQuentin Schulz #define SSP_ITIP	0x084
328a4791faSQuentin Schulz #define SSP_ITOP	0x088
338a4791faSQuentin Schulz #define SSP_TDR		0x08C
348a4791faSQuentin Schulz 
358a4791faSQuentin Schulz #define SSP_PID0	0xFE0
368a4791faSQuentin Schulz #define SSP_PID1	0xFE4
378a4791faSQuentin Schulz #define SSP_PID2	0xFE8
388a4791faSQuentin Schulz #define SSP_PID3	0xFEC
398a4791faSQuentin Schulz 
408a4791faSQuentin Schulz #define SSP_CID0	0xFF0
418a4791faSQuentin Schulz #define SSP_CID1	0xFF4
428a4791faSQuentin Schulz #define SSP_CID2	0xFF8
438a4791faSQuentin Schulz #define SSP_CID3	0xFFC
448a4791faSQuentin Schulz 
458a4791faSQuentin Schulz /* SSP Control Register 0  - SSP_CR0 */
468a4791faSQuentin Schulz #define SSP_CR0_SPO		(0x1 << 6)
478a4791faSQuentin Schulz #define SSP_CR0_SPH		(0x1 << 7)
488a4791faSQuentin Schulz #define SSP_CR0_BIT_MODE(x)	((x) - 1)
498a4791faSQuentin Schulz #define SSP_SCR_MIN		(0x00)
508a4791faSQuentin Schulz #define SSP_SCR_MAX		(0xFF)
518a4791faSQuentin Schulz #define SSP_SCR_SHFT		8
528a4791faSQuentin Schulz #define DFLT_CLKRATE		2
538a4791faSQuentin Schulz 
548a4791faSQuentin Schulz /* SSP Control Register 1  - SSP_CR1 */
558a4791faSQuentin Schulz #define SSP_CR1_MASK_SSE	(0x1 << 1)
568a4791faSQuentin Schulz 
578a4791faSQuentin Schulz #define SSP_CPSR_MIN		(0x02)
588a4791faSQuentin Schulz #define SSP_CPSR_MAX		(0xFE)
598a4791faSQuentin Schulz #define DFLT_PRESCALE		(0x40)
608a4791faSQuentin Schulz 
618a4791faSQuentin Schulz /* SSP Status Register - SSP_SR */
628a4791faSQuentin Schulz #define SSP_SR_MASK_TFE		(0x1 << 0) /* Transmit FIFO empty */
638a4791faSQuentin Schulz #define SSP_SR_MASK_TNF		(0x1 << 1) /* Transmit FIFO not full */
648a4791faSQuentin Schulz #define SSP_SR_MASK_RNE		(0x1 << 2) /* Receive FIFO not empty */
658a4791faSQuentin Schulz #define SSP_SR_MASK_RFF		(0x1 << 3) /* Receive FIFO full */
668a4791faSQuentin Schulz #define SSP_SR_MASK_BSY		(0x1 << 4) /* Busy Flag */
678a4791faSQuentin Schulz 
688a4791faSQuentin Schulz struct pl022_spi_slave {
698a4791faSQuentin Schulz 	void *base;
708a4791faSQuentin Schulz 	unsigned int freq;
718a4791faSQuentin Schulz };
728a4791faSQuentin Schulz 
738a4791faSQuentin Schulz /*
748a4791faSQuentin Schulz  * ARM PL022 exists in different 'flavors'.
758a4791faSQuentin Schulz  * This drivers currently support the standard variant (0x00041022), that has a
768a4791faSQuentin Schulz  * 16bit wide and 8 locations deep TX/RX FIFO.
778a4791faSQuentin Schulz  */
pl022_is_supported(struct pl022_spi_slave * ps)788a4791faSQuentin Schulz static int pl022_is_supported(struct pl022_spi_slave *ps)
798a4791faSQuentin Schulz {
808a4791faSQuentin Schulz 	/* PL022 version is 0x00041022 */
818a4791faSQuentin Schulz 	if ((readw(ps->base + SSP_PID0) == 0x22) &&
828a4791faSQuentin Schulz 	    (readw(ps->base + SSP_PID1) == 0x10) &&
838a4791faSQuentin Schulz 	    ((readw(ps->base + SSP_PID2) & 0xf) == 0x04) &&
848a4791faSQuentin Schulz 	    (readw(ps->base + SSP_PID3) == 0x00))
858a4791faSQuentin Schulz 		return 1;
868a4791faSQuentin Schulz 
878a4791faSQuentin Schulz 	return 0;
888a4791faSQuentin Schulz }
898a4791faSQuentin Schulz 
pl022_spi_probe(struct udevice * bus)908a4791faSQuentin Schulz static int pl022_spi_probe(struct udevice *bus)
918a4791faSQuentin Schulz {
928a4791faSQuentin Schulz 	struct pl022_spi_pdata *plat = dev_get_platdata(bus);
938a4791faSQuentin Schulz 	struct pl022_spi_slave *ps = dev_get_priv(bus);
948a4791faSQuentin Schulz 
958a4791faSQuentin Schulz 	ps->base = ioremap(plat->addr, plat->size);
968a4791faSQuentin Schulz 	ps->freq = plat->freq;
978a4791faSQuentin Schulz 
988a4791faSQuentin Schulz 	/* Check the PL022 version */
998a4791faSQuentin Schulz 	if (!pl022_is_supported(ps))
1008a4791faSQuentin Schulz 		return -ENOTSUPP;
1018a4791faSQuentin Schulz 
1028a4791faSQuentin Schulz 	/* 8 bits per word, high polarity and default clock rate */
1038a4791faSQuentin Schulz 	writew(SSP_CR0_BIT_MODE(8), ps->base + SSP_CR0);
1048a4791faSQuentin Schulz 	writew(DFLT_PRESCALE, ps->base + SSP_CPSR);
1058a4791faSQuentin Schulz 
1068a4791faSQuentin Schulz 	return 0;
1078a4791faSQuentin Schulz }
1088a4791faSQuentin Schulz 
flush(struct pl022_spi_slave * ps)1098a4791faSQuentin Schulz static void flush(struct pl022_spi_slave *ps)
1108a4791faSQuentin Schulz {
1118a4791faSQuentin Schulz 	do {
1128a4791faSQuentin Schulz 		while (readw(ps->base + SSP_SR) & SSP_SR_MASK_RNE)
1138a4791faSQuentin Schulz 			readw(ps->base + SSP_DR);
1148a4791faSQuentin Schulz 	} while (readw(ps->base + SSP_SR) & SSP_SR_MASK_BSY);
1158a4791faSQuentin Schulz }
1168a4791faSQuentin Schulz 
pl022_spi_claim_bus(struct udevice * dev)1178a4791faSQuentin Schulz static int pl022_spi_claim_bus(struct udevice *dev)
1188a4791faSQuentin Schulz {
1198a4791faSQuentin Schulz 	struct udevice *bus = dev->parent;
1208a4791faSQuentin Schulz 	struct pl022_spi_slave *ps = dev_get_priv(bus);
1218a4791faSQuentin Schulz 	u16 reg;
1228a4791faSQuentin Schulz 
1238a4791faSQuentin Schulz 	/* Enable the SPI hardware */
1248a4791faSQuentin Schulz 	reg = readw(ps->base + SSP_CR1);
1258a4791faSQuentin Schulz 	reg |= SSP_CR1_MASK_SSE;
1268a4791faSQuentin Schulz 	writew(reg, ps->base + SSP_CR1);
1278a4791faSQuentin Schulz 
1288a4791faSQuentin Schulz 	flush(ps);
1298a4791faSQuentin Schulz 
1308a4791faSQuentin Schulz 	return 0;
1318a4791faSQuentin Schulz }
1328a4791faSQuentin Schulz 
pl022_spi_release_bus(struct udevice * dev)1338a4791faSQuentin Schulz static int pl022_spi_release_bus(struct udevice *dev)
1348a4791faSQuentin Schulz {
1358a4791faSQuentin Schulz 	struct udevice *bus = dev->parent;
1368a4791faSQuentin Schulz 	struct pl022_spi_slave *ps = dev_get_priv(bus);
1378a4791faSQuentin Schulz 	u16 reg;
1388a4791faSQuentin Schulz 
1398a4791faSQuentin Schulz 	flush(ps);
1408a4791faSQuentin Schulz 
1418a4791faSQuentin Schulz 	/* Disable the SPI hardware */
1428a4791faSQuentin Schulz 	reg = readw(ps->base + SSP_CR1);
1438a4791faSQuentin Schulz 	reg &= ~SSP_CR1_MASK_SSE;
1448a4791faSQuentin Schulz 	writew(reg, ps->base + SSP_CR1);
1458a4791faSQuentin Schulz 
1468a4791faSQuentin Schulz 	return 0;
1478a4791faSQuentin Schulz }
1488a4791faSQuentin Schulz 
pl022_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)1498a4791faSQuentin Schulz static int pl022_spi_xfer(struct udevice *dev, unsigned int bitlen,
1508a4791faSQuentin Schulz 			  const void *dout, void *din, unsigned long flags)
1518a4791faSQuentin Schulz {
1528a4791faSQuentin Schulz 	struct udevice *bus = dev->parent;
1538a4791faSQuentin Schulz 	struct pl022_spi_slave *ps = dev_get_priv(bus);
1548a4791faSQuentin Schulz 	u32		len_tx = 0, len_rx = 0, len;
1558a4791faSQuentin Schulz 	u32		ret = 0;
1568a4791faSQuentin Schulz 	const u8	*txp = dout;
1578a4791faSQuentin Schulz 	u8		*rxp = din, value;
1588a4791faSQuentin Schulz 
1598a4791faSQuentin Schulz 	if (bitlen == 0)
1608a4791faSQuentin Schulz 		/* Finish any previously submitted transfers */
1618a4791faSQuentin Schulz 		return 0;
1628a4791faSQuentin Schulz 
1638a4791faSQuentin Schulz 	/*
1648a4791faSQuentin Schulz 	 * TODO: The controller can do non-multiple-of-8 bit
1658a4791faSQuentin Schulz 	 * transfers, but this driver currently doesn't support it.
1668a4791faSQuentin Schulz 	 *
1678a4791faSQuentin Schulz 	 * It's also not clear how such transfers are supposed to be
1688a4791faSQuentin Schulz 	 * represented as a stream of bytes...this is a limitation of
1698a4791faSQuentin Schulz 	 * the current SPI interface.
1708a4791faSQuentin Schulz 	 */
1718a4791faSQuentin Schulz 	if (bitlen % 8) {
1728a4791faSQuentin Schulz 		/* Errors always terminate an ongoing transfer */
1738a4791faSQuentin Schulz 		flags |= SPI_XFER_END;
1748a4791faSQuentin Schulz 		return -1;
1758a4791faSQuentin Schulz 	}
1768a4791faSQuentin Schulz 
1778a4791faSQuentin Schulz 	len = bitlen / 8;
1788a4791faSQuentin Schulz 
1798a4791faSQuentin Schulz 	while (len_tx < len) {
1808a4791faSQuentin Schulz 		if (readw(ps->base + SSP_SR) & SSP_SR_MASK_TNF) {
1818a4791faSQuentin Schulz 			value = txp ? *txp++ : 0;
1828a4791faSQuentin Schulz 			writew(value, ps->base + SSP_DR);
1838a4791faSQuentin Schulz 			len_tx++;
1848a4791faSQuentin Schulz 		}
1858a4791faSQuentin Schulz 
1868a4791faSQuentin Schulz 		if (readw(ps->base + SSP_SR) & SSP_SR_MASK_RNE) {
1878a4791faSQuentin Schulz 			value = readw(ps->base + SSP_DR);
1888a4791faSQuentin Schulz 			if (rxp)
1898a4791faSQuentin Schulz 				*rxp++ = value;
1908a4791faSQuentin Schulz 			len_rx++;
1918a4791faSQuentin Schulz 		}
1928a4791faSQuentin Schulz 	}
1938a4791faSQuentin Schulz 
1948a4791faSQuentin Schulz 	while (len_rx < len_tx) {
1958a4791faSQuentin Schulz 		if (readw(ps->base + SSP_SR) & SSP_SR_MASK_RNE) {
1968a4791faSQuentin Schulz 			value = readw(ps->base + SSP_DR);
1978a4791faSQuentin Schulz 			if (rxp)
1988a4791faSQuentin Schulz 				*rxp++ = value;
1998a4791faSQuentin Schulz 			len_rx++;
2008a4791faSQuentin Schulz 		}
2018a4791faSQuentin Schulz 	}
2028a4791faSQuentin Schulz 
2038a4791faSQuentin Schulz 	return ret;
2048a4791faSQuentin Schulz }
2058a4791faSQuentin Schulz 
spi_rate(u32 rate,u16 cpsdvsr,u16 scr)2068a4791faSQuentin Schulz static inline u32 spi_rate(u32 rate, u16 cpsdvsr, u16 scr)
2078a4791faSQuentin Schulz {
2088a4791faSQuentin Schulz 	return rate / (cpsdvsr * (1 + scr));
2098a4791faSQuentin Schulz }
2108a4791faSQuentin Schulz 
pl022_spi_set_speed(struct udevice * bus,uint speed)2118a4791faSQuentin Schulz static int pl022_spi_set_speed(struct udevice *bus, uint speed)
2128a4791faSQuentin Schulz {
2138a4791faSQuentin Schulz 	struct pl022_spi_slave *ps = dev_get_priv(bus);
2148a4791faSQuentin Schulz 	u16 scr = SSP_SCR_MIN, cr0 = 0, cpsr = SSP_CPSR_MIN, best_scr = scr,
2158a4791faSQuentin Schulz 	    best_cpsr = cpsr;
2168a4791faSQuentin Schulz 	u32 min, max, best_freq = 0, tmp;
2178a4791faSQuentin Schulz 	u32 rate = ps->freq;
2188a4791faSQuentin Schulz 	bool found = false;
2198a4791faSQuentin Schulz 
2208a4791faSQuentin Schulz 	max = spi_rate(rate, SSP_CPSR_MIN, SSP_SCR_MIN);
2218a4791faSQuentin Schulz 	min = spi_rate(rate, SSP_CPSR_MAX, SSP_SCR_MAX);
2228a4791faSQuentin Schulz 
2238a4791faSQuentin Schulz 	if (speed > max || speed < min) {
2248a4791faSQuentin Schulz 		pr_err("Tried to set speed to %dHz but min=%d and max=%d\n",
2258a4791faSQuentin Schulz 		       speed, min, max);
2268a4791faSQuentin Schulz 		return -EINVAL;
2278a4791faSQuentin Schulz 	}
2288a4791faSQuentin Schulz 
2298a4791faSQuentin Schulz 	while (cpsr <= SSP_CPSR_MAX && !found) {
2308a4791faSQuentin Schulz 		while (scr <= SSP_SCR_MAX) {
2318a4791faSQuentin Schulz 			tmp = spi_rate(rate, cpsr, scr);
2328a4791faSQuentin Schulz 
2338a4791faSQuentin Schulz 			if (abs(speed - tmp) < abs(speed - best_freq)) {
2348a4791faSQuentin Schulz 				best_freq = tmp;
2358a4791faSQuentin Schulz 				best_cpsr = cpsr;
2368a4791faSQuentin Schulz 				best_scr = scr;
2378a4791faSQuentin Schulz 
2388a4791faSQuentin Schulz 				if (tmp == speed) {
2398a4791faSQuentin Schulz 					found = true;
2408a4791faSQuentin Schulz 					break;
2418a4791faSQuentin Schulz 				}
2428a4791faSQuentin Schulz 			}
2438a4791faSQuentin Schulz 
2448a4791faSQuentin Schulz 			scr++;
2458a4791faSQuentin Schulz 		}
2468a4791faSQuentin Schulz 		cpsr += 2;
2478a4791faSQuentin Schulz 		scr = SSP_SCR_MIN;
2488a4791faSQuentin Schulz 	}
2498a4791faSQuentin Schulz 
2508a4791faSQuentin Schulz 	writew(best_cpsr, ps->base + SSP_CPSR);
2518a4791faSQuentin Schulz 	cr0 = readw(ps->base + SSP_CR0);
2528a4791faSQuentin Schulz 	writew(cr0 | (best_scr << SSP_SCR_SHFT), ps->base + SSP_CR0);
2538a4791faSQuentin Schulz 
2548a4791faSQuentin Schulz 	return 0;
2558a4791faSQuentin Schulz }
2568a4791faSQuentin Schulz 
pl022_spi_set_mode(struct udevice * bus,uint mode)2578a4791faSQuentin Schulz static int pl022_spi_set_mode(struct udevice *bus, uint mode)
2588a4791faSQuentin Schulz {
2598a4791faSQuentin Schulz 	struct pl022_spi_slave *ps = dev_get_priv(bus);
2608a4791faSQuentin Schulz 	u16 reg;
2618a4791faSQuentin Schulz 
2628a4791faSQuentin Schulz 	reg = readw(ps->base + SSP_CR0);
2638a4791faSQuentin Schulz 	reg &= ~(SSP_CR0_SPH | SSP_CR0_SPO);
2648a4791faSQuentin Schulz 	if (mode & SPI_CPHA)
2658a4791faSQuentin Schulz 		reg |= SSP_CR0_SPH;
2668a4791faSQuentin Schulz 	if (mode & SPI_CPOL)
2678a4791faSQuentin Schulz 		reg |= SSP_CR0_SPO;
2688a4791faSQuentin Schulz 	writew(reg, ps->base + SSP_CR0);
2698a4791faSQuentin Schulz 
2708a4791faSQuentin Schulz 	return 0;
2718a4791faSQuentin Schulz }
2728a4791faSQuentin Schulz 
pl022_cs_info(struct udevice * bus,uint cs,struct spi_cs_info * info)2738a4791faSQuentin Schulz static int pl022_cs_info(struct udevice *bus, uint cs,
2748a4791faSQuentin Schulz 			 struct spi_cs_info *info)
2758a4791faSQuentin Schulz {
2768a4791faSQuentin Schulz 	return 0;
2778a4791faSQuentin Schulz }
2788a4791faSQuentin Schulz 
2798a4791faSQuentin Schulz static const struct dm_spi_ops pl022_spi_ops = {
2808a4791faSQuentin Schulz 	.claim_bus      = pl022_spi_claim_bus,
2818a4791faSQuentin Schulz 	.release_bus    = pl022_spi_release_bus,
2828a4791faSQuentin Schulz 	.xfer           = pl022_spi_xfer,
2838a4791faSQuentin Schulz 	.set_speed      = pl022_spi_set_speed,
2848a4791faSQuentin Schulz 	.set_mode       = pl022_spi_set_mode,
2858a4791faSQuentin Schulz 	.cs_info        = pl022_cs_info,
2868a4791faSQuentin Schulz };
2878a4791faSQuentin Schulz 
2888a4791faSQuentin Schulz #if !CONFIG_IS_ENABLED(OF_PLATDATA)
pl022_spi_ofdata_to_platdata(struct udevice * bus)2893deb1f73SJagan Teki static int pl022_spi_ofdata_to_platdata(struct udevice *bus)
2903deb1f73SJagan Teki {
2913deb1f73SJagan Teki 	struct pl022_spi_pdata *plat = bus->platdata;
2923deb1f73SJagan Teki 	const void *fdt = gd->fdt_blob;
2933deb1f73SJagan Teki 	int node = dev_of_offset(bus);
2943deb1f73SJagan Teki 	struct clk clkdev;
2953deb1f73SJagan Teki 	int ret;
2963deb1f73SJagan Teki 
2973deb1f73SJagan Teki 	plat->addr = fdtdec_get_addr_size(fdt, node, "reg", &plat->size);
2983deb1f73SJagan Teki 
2993deb1f73SJagan Teki 	ret = clk_get_by_index(bus, 0, &clkdev);
3003deb1f73SJagan Teki 	if (ret)
3013deb1f73SJagan Teki 		return ret;
3023deb1f73SJagan Teki 
3033deb1f73SJagan Teki 	plat->freq = clk_get_rate(&clkdev);
3043deb1f73SJagan Teki 
3053deb1f73SJagan Teki 	return 0;
3063deb1f73SJagan Teki }
3073deb1f73SJagan Teki 
3088a4791faSQuentin Schulz static const struct udevice_id pl022_spi_ids[] = {
3098a4791faSQuentin Schulz 	{ .compatible = "arm,pl022-spi" },
3108a4791faSQuentin Schulz 	{ }
3118a4791faSQuentin Schulz };
3128a4791faSQuentin Schulz #endif
3138a4791faSQuentin Schulz 
3148a4791faSQuentin Schulz U_BOOT_DRIVER(pl022_spi) = {
3158a4791faSQuentin Schulz 	.name   = "pl022_spi",
3168a4791faSQuentin Schulz 	.id     = UCLASS_SPI,
3178a4791faSQuentin Schulz #if !CONFIG_IS_ENABLED(OF_PLATDATA)
3188a4791faSQuentin Schulz 	.of_match = pl022_spi_ids,
3198a4791faSQuentin Schulz 	.ofdata_to_platdata = pl022_spi_ofdata_to_platdata,
3208a4791faSQuentin Schulz #endif
3213deb1f73SJagan Teki 	.ops    = &pl022_spi_ops,
3228a4791faSQuentin Schulz 	.platdata_auto_alloc_size = sizeof(struct pl022_spi_pdata),
3238a4791faSQuentin Schulz 	.priv_auto_alloc_size = sizeof(struct pl022_spi_slave),
3248a4791faSQuentin Schulz 	.probe  = pl022_spi_probe,
3258a4791faSQuentin Schulz };
326