183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
238254f45SGuennadi Liakhovetski /*
338254f45SGuennadi Liakhovetski * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
438254f45SGuennadi Liakhovetski */
538254f45SGuennadi Liakhovetski
638254f45SGuennadi Liakhovetski #include <common.h>
7994266bdSPeng Fan #include <dm.h>
8d255bb0eSHaavard Skinnemoen #include <malloc.h>
938254f45SGuennadi Liakhovetski #include <spi.h>
101221ce45SMasahiro Yamada #include <linux/errno.h>
1138254f45SGuennadi Liakhovetski #include <asm/io.h>
12d8e0ca85SStefano Babic #include <asm/gpio.h>
1386271115SStefano Babic #include <asm/arch/imx-regs.h>
1486271115SStefano Babic #include <asm/arch/clock.h>
15552a848eSStefano Babic #include <asm/mach-imx/spi.h>
1638254f45SGuennadi Liakhovetski
17994266bdSPeng Fan DECLARE_GLOBAL_DATA_PTR;
18994266bdSPeng Fan
1938254f45SGuennadi Liakhovetski #ifdef CONFIG_MX27
2038254f45SGuennadi Liakhovetski /* i.MX27 has a completely wrong register layout and register definitions in the
2138254f45SGuennadi Liakhovetski * datasheet, the correct one is in the Freescale's Linux driver */
2238254f45SGuennadi Liakhovetski
2361a58a16SHelmut Raiger #error "i.MX27 CSPI not supported due to drastic differences in register definitions" \
2438254f45SGuennadi Liakhovetski "See linux mxc_spi driver from Freescale for details."
2538254f45SGuennadi Liakhovetski #endif
2638254f45SGuennadi Liakhovetski
board_spi_cs_gpio(unsigned bus,unsigned cs)27155fa9afSNikita Kiryanov __weak int board_spi_cs_gpio(unsigned bus, unsigned cs)
28155fa9afSNikita Kiryanov {
29155fa9afSNikita Kiryanov return -1;
30155fa9afSNikita Kiryanov }
31155fa9afSNikita Kiryanov
32c4ea1424SStefano Babic #define OUT MXC_GPIO_DIRECTION_OUT
33c4ea1424SStefano Babic
34ac87c17dSStefano Babic #define reg_read readl
35ac87c17dSStefano Babic #define reg_write(a, v) writel(v, a)
36ac87c17dSStefano Babic
37f659b573SHeiko Schocher #if !defined(CONFIG_SYS_SPI_MXC_WAIT)
38f659b573SHeiko Schocher #define CONFIG_SYS_SPI_MXC_WAIT (CONFIG_SYS_HZ/100) /* 10 ms */
39f659b573SHeiko Schocher #endif
40f659b573SHeiko Schocher
41d255bb0eSHaavard Skinnemoen struct mxc_spi_slave {
42d255bb0eSHaavard Skinnemoen struct spi_slave slave;
43d255bb0eSHaavard Skinnemoen unsigned long base;
44d255bb0eSHaavard Skinnemoen u32 ctrl_reg;
4508c61a58SEric Nelson #if defined(MXC_ECSPI)
46d205ddcfSStefano Babic u32 cfg_reg;
47d205ddcfSStefano Babic #endif
48fc7a93c8SGuennadi Liakhovetski int gpio;
49c4ea1424SStefano Babic int ss_pol;
50027a9a00SMarkus Niebel unsigned int max_hz;
51027a9a00SMarkus Niebel unsigned int mode;
52994266bdSPeng Fan struct gpio_desc ss;
5338254f45SGuennadi Liakhovetski };
54d255bb0eSHaavard Skinnemoen
to_mxc_spi_slave(struct spi_slave * slave)55d255bb0eSHaavard Skinnemoen static inline struct mxc_spi_slave *to_mxc_spi_slave(struct spi_slave *slave)
56d255bb0eSHaavard Skinnemoen {
57d255bb0eSHaavard Skinnemoen return container_of(slave, struct mxc_spi_slave, slave);
58d255bb0eSHaavard Skinnemoen }
5938254f45SGuennadi Liakhovetski
mxc_spi_cs_activate(struct mxc_spi_slave * mxcs)60994266bdSPeng Fan static void mxc_spi_cs_activate(struct mxc_spi_slave *mxcs)
61d205ddcfSStefano Babic {
62994266bdSPeng Fan if (CONFIG_IS_ENABLED(DM_SPI)) {
6334ad7491SMichael Trimarchi dm_gpio_set_value(&mxcs->ss, 1);
64994266bdSPeng Fan } else {
65d205ddcfSStefano Babic if (mxcs->gpio > 0)
66d8e0ca85SStefano Babic gpio_set_value(mxcs->gpio, mxcs->ss_pol);
67d205ddcfSStefano Babic }
68994266bdSPeng Fan }
69d205ddcfSStefano Babic
mxc_spi_cs_deactivate(struct mxc_spi_slave * mxcs)70994266bdSPeng Fan static void mxc_spi_cs_deactivate(struct mxc_spi_slave *mxcs)
71d205ddcfSStefano Babic {
72994266bdSPeng Fan if (CONFIG_IS_ENABLED(DM_SPI)) {
7334ad7491SMichael Trimarchi dm_gpio_set_value(&mxcs->ss, 0);
74994266bdSPeng Fan } else {
75d205ddcfSStefano Babic if (mxcs->gpio > 0)
76994266bdSPeng Fan gpio_set_value(mxcs->gpio, !(mxcs->ss_pol));
77994266bdSPeng Fan }
78d205ddcfSStefano Babic }
79d205ddcfSStefano Babic
get_cspi_div(u32 div)80afaa9f65SAnatolij Gustschin u32 get_cspi_div(u32 div)
81afaa9f65SAnatolij Gustschin {
82afaa9f65SAnatolij Gustschin int i;
83afaa9f65SAnatolij Gustschin
84afaa9f65SAnatolij Gustschin for (i = 0; i < 8; i++) {
85afaa9f65SAnatolij Gustschin if (div <= (4 << i))
86afaa9f65SAnatolij Gustschin return i;
87afaa9f65SAnatolij Gustschin }
88afaa9f65SAnatolij Gustschin return i;
89afaa9f65SAnatolij Gustschin }
90afaa9f65SAnatolij Gustschin
9108c61a58SEric Nelson #ifdef MXC_CSPI
spi_cfg_mxc(struct mxc_spi_slave * mxcs,unsigned int cs)92027a9a00SMarkus Niebel static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs)
93c9d59c7fSStefano Babic {
94c9d59c7fSStefano Babic unsigned int ctrl_reg;
95afaa9f65SAnatolij Gustschin u32 clk_src;
96afaa9f65SAnatolij Gustschin u32 div;
97027a9a00SMarkus Niebel unsigned int max_hz = mxcs->max_hz;
98027a9a00SMarkus Niebel unsigned int mode = mxcs->mode;
99afaa9f65SAnatolij Gustschin
100afaa9f65SAnatolij Gustschin clk_src = mxc_get_clock(MXC_CSPI_CLK);
101afaa9f65SAnatolij Gustschin
102cd200403SBenoît Thébaudeau div = DIV_ROUND_UP(clk_src, max_hz);
103afaa9f65SAnatolij Gustschin div = get_cspi_div(div);
104afaa9f65SAnatolij Gustschin
105afaa9f65SAnatolij Gustschin debug("clk %d Hz, div %d, real clk %d Hz\n",
106afaa9f65SAnatolij Gustschin max_hz, div, clk_src / (4 << div));
107c9d59c7fSStefano Babic
108c9d59c7fSStefano Babic ctrl_reg = MXC_CSPICTRL_CHIPSELECT(cs) |
109c9d59c7fSStefano Babic MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS) |
110afaa9f65SAnatolij Gustschin MXC_CSPICTRL_DATARATE(div) |
111c9d59c7fSStefano Babic MXC_CSPICTRL_EN |
112c9d59c7fSStefano Babic #ifdef CONFIG_MX35
113c9d59c7fSStefano Babic MXC_CSPICTRL_SSCTL |
114c9d59c7fSStefano Babic #endif
115c9d59c7fSStefano Babic MXC_CSPICTRL_MODE;
116c9d59c7fSStefano Babic
117c9d59c7fSStefano Babic if (mode & SPI_CPHA)
118c9d59c7fSStefano Babic ctrl_reg |= MXC_CSPICTRL_PHA;
119c9d59c7fSStefano Babic if (mode & SPI_CPOL)
120c9d59c7fSStefano Babic ctrl_reg |= MXC_CSPICTRL_POL;
121c9d59c7fSStefano Babic if (mode & SPI_CS_HIGH)
122c9d59c7fSStefano Babic ctrl_reg |= MXC_CSPICTRL_SSPOL;
123c9d59c7fSStefano Babic mxcs->ctrl_reg = ctrl_reg;
124c9d59c7fSStefano Babic
125c9d59c7fSStefano Babic return 0;
126c9d59c7fSStefano Babic }
127c9d59c7fSStefano Babic #endif
128c9d59c7fSStefano Babic
12908c61a58SEric Nelson #ifdef MXC_ECSPI
spi_cfg_mxc(struct mxc_spi_slave * mxcs,unsigned int cs)130027a9a00SMarkus Niebel static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs)
131d205ddcfSStefano Babic {
132d205ddcfSStefano Babic u32 clk_src = mxc_get_clock(MXC_CSPI_CLK);
1339a30903bSDirk Behme s32 reg_ctrl, reg_config;
1345d584cceSMarkus Niebel u32 ss_pol = 0, sclkpol = 0, sclkpha = 0, sclkctl = 0;
1355d584cceSMarkus Niebel u32 pre_div = 0, post_div = 0;
136ac87c17dSStefano Babic struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
137027a9a00SMarkus Niebel unsigned int max_hz = mxcs->max_hz;
138027a9a00SMarkus Niebel unsigned int mode = mxcs->mode;
139d205ddcfSStefano Babic
1400f1411bcSFabio Estevam /*
1410f1411bcSFabio Estevam * Reset SPI and set all CSs to master mode, if toggling
1420f1411bcSFabio Estevam * between slave and master mode we might see a glitch
1430f1411bcSFabio Estevam * on the clock line
1440f1411bcSFabio Estevam */
1450f1411bcSFabio Estevam reg_ctrl = MXC_CSPICTRL_MODE_MASK;
1460f1411bcSFabio Estevam reg_write(®s->ctrl, reg_ctrl);
1470f1411bcSFabio Estevam reg_ctrl |= MXC_CSPICTRL_EN;
1480f1411bcSFabio Estevam reg_write(®s->ctrl, reg_ctrl);
149d205ddcfSStefano Babic
150d205ddcfSStefano Babic if (clk_src > max_hz) {
1519a30903bSDirk Behme pre_div = (clk_src - 1) / max_hz;
1529a30903bSDirk Behme /* fls(1) = 1, fls(0x80000000) = 32, fls(16) = 5 */
1539a30903bSDirk Behme post_div = fls(pre_div);
1549a30903bSDirk Behme if (post_div > 4) {
1559a30903bSDirk Behme post_div -= 4;
1569a30903bSDirk Behme if (post_div >= 16) {
157d205ddcfSStefano Babic printf("Error: no divider for the freq: %d\n",
158d205ddcfSStefano Babic max_hz);
159d205ddcfSStefano Babic return -1;
160d205ddcfSStefano Babic }
1619a30903bSDirk Behme pre_div >>= post_div;
1629a30903bSDirk Behme } else {
1639a30903bSDirk Behme post_div = 0;
164d205ddcfSStefano Babic }
165d205ddcfSStefano Babic }
166d205ddcfSStefano Babic
167d205ddcfSStefano Babic debug("pre_div = %d, post_div=%d\n", pre_div, post_div);
168d205ddcfSStefano Babic reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_SELCHAN(3)) |
169d205ddcfSStefano Babic MXC_CSPICTRL_SELCHAN(cs);
170d205ddcfSStefano Babic reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_PREDIV(0x0F)) |
171d205ddcfSStefano Babic MXC_CSPICTRL_PREDIV(pre_div);
172d205ddcfSStefano Babic reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_POSTDIV(0x0F)) |
173d205ddcfSStefano Babic MXC_CSPICTRL_POSTDIV(post_div);
174d205ddcfSStefano Babic
175d205ddcfSStefano Babic if (mode & SPI_CS_HIGH)
176d205ddcfSStefano Babic ss_pol = 1;
177d205ddcfSStefano Babic
1785d584cceSMarkus Niebel if (mode & SPI_CPOL) {
179d205ddcfSStefano Babic sclkpol = 1;
1805d584cceSMarkus Niebel sclkctl = 1;
1815d584cceSMarkus Niebel }
182d205ddcfSStefano Babic
183d205ddcfSStefano Babic if (mode & SPI_CPHA)
184d205ddcfSStefano Babic sclkpha = 1;
185d205ddcfSStefano Babic
186ac87c17dSStefano Babic reg_config = reg_read(®s->cfg);
187d205ddcfSStefano Babic
188d205ddcfSStefano Babic /*
189d205ddcfSStefano Babic * Configuration register setup
190c9d59c7fSStefano Babic * The MX51 supports different setup for each SS
191d205ddcfSStefano Babic */
192d205ddcfSStefano Babic reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_SSPOL))) |
193d205ddcfSStefano Babic (ss_pol << (cs + MXC_CSPICON_SSPOL));
194d205ddcfSStefano Babic reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_POL))) |
195d205ddcfSStefano Babic (sclkpol << (cs + MXC_CSPICON_POL));
1965d584cceSMarkus Niebel reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_CTL))) |
1975d584cceSMarkus Niebel (sclkctl << (cs + MXC_CSPICON_CTL));
198d205ddcfSStefano Babic reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_PHA))) |
199d205ddcfSStefano Babic (sclkpha << (cs + MXC_CSPICON_PHA));
200d205ddcfSStefano Babic
201d205ddcfSStefano Babic debug("reg_ctrl = 0x%x\n", reg_ctrl);
202ac87c17dSStefano Babic reg_write(®s->ctrl, reg_ctrl);
203d205ddcfSStefano Babic debug("reg_config = 0x%x\n", reg_config);
204ac87c17dSStefano Babic reg_write(®s->cfg, reg_config);
205d205ddcfSStefano Babic
206d205ddcfSStefano Babic /* save config register and control register */
207d205ddcfSStefano Babic mxcs->ctrl_reg = reg_ctrl;
208d205ddcfSStefano Babic mxcs->cfg_reg = reg_config;
209d205ddcfSStefano Babic
210d205ddcfSStefano Babic /* clear interrupt reg */
211ac87c17dSStefano Babic reg_write(®s->intr, 0);
212ac87c17dSStefano Babic reg_write(®s->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
213d205ddcfSStefano Babic
214d205ddcfSStefano Babic return 0;
215d205ddcfSStefano Babic }
216d205ddcfSStefano Babic #endif
217d205ddcfSStefano Babic
spi_xchg_single(struct mxc_spi_slave * mxcs,unsigned int bitlen,const u8 * dout,u8 * din,unsigned long flags)218994266bdSPeng Fan int spi_xchg_single(struct mxc_spi_slave *mxcs, unsigned int bitlen,
2192f721d17SStefano Babic const u8 *dout, u8 *din, unsigned long flags)
22038254f45SGuennadi Liakhovetski {
2219675fed4SAxel Lin int nbytes = DIV_ROUND_UP(bitlen, 8);
2222f721d17SStefano Babic u32 data, cnt, i;
223ac87c17dSStefano Babic struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
224f659b573SHeiko Schocher u32 ts;
225f659b573SHeiko Schocher int status;
22638254f45SGuennadi Liakhovetski
227*65a106e3SYe Li debug("%s: bitlen %d dout 0x%lx din 0x%lx\n",
228*65a106e3SYe Li __func__, bitlen, (ulong)dout, (ulong)din);
229d205ddcfSStefano Babic
230d205ddcfSStefano Babic mxcs->ctrl_reg = (mxcs->ctrl_reg &
231d205ddcfSStefano Babic ~MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS)) |
23238254f45SGuennadi Liakhovetski MXC_CSPICTRL_BITCOUNT(bitlen - 1);
233f9b6a157SGuennadi Liakhovetski
234ac87c17dSStefano Babic reg_write(®s->ctrl, mxcs->ctrl_reg | MXC_CSPICTRL_EN);
23508c61a58SEric Nelson #ifdef MXC_ECSPI
236ac87c17dSStefano Babic reg_write(®s->cfg, mxcs->cfg_reg);
237d205ddcfSStefano Babic #endif
23838254f45SGuennadi Liakhovetski
239d205ddcfSStefano Babic /* Clear interrupt register */
240ac87c17dSStefano Babic reg_write(®s->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
241fc7a93c8SGuennadi Liakhovetski
2422f721d17SStefano Babic /*
2432f721d17SStefano Babic * The SPI controller works only with words,
2442f721d17SStefano Babic * check if less than a word is sent.
2452f721d17SStefano Babic * Access to the FIFO is only 32 bit
2462f721d17SStefano Babic */
2472f721d17SStefano Babic if (bitlen % 32) {
2482f721d17SStefano Babic data = 0;
2492f721d17SStefano Babic cnt = (bitlen % 32) / 8;
2502f721d17SStefano Babic if (dout) {
2512f721d17SStefano Babic for (i = 0; i < cnt; i++) {
2522f721d17SStefano Babic data = (data << 8) | (*dout++ & 0xFF);
2532f721d17SStefano Babic }
2542f721d17SStefano Babic }
2552f721d17SStefano Babic debug("Sending SPI 0x%x\n", data);
2562f721d17SStefano Babic
257ac87c17dSStefano Babic reg_write(®s->txdata, data);
2582f721d17SStefano Babic nbytes -= cnt;
2592f721d17SStefano Babic }
2602f721d17SStefano Babic
2612f721d17SStefano Babic data = 0;
2622f721d17SStefano Babic
2632f721d17SStefano Babic while (nbytes > 0) {
2642f721d17SStefano Babic data = 0;
2652f721d17SStefano Babic if (dout) {
2662f721d17SStefano Babic /* Buffer is not 32-bit aligned */
2672f721d17SStefano Babic if ((unsigned long)dout & 0x03) {
2682f721d17SStefano Babic data = 0;
269dff01094SAnatolij Gustschin for (i = 0; i < 4; i++)
2702f721d17SStefano Babic data = (data << 8) | (*dout++ & 0xFF);
2712f721d17SStefano Babic } else {
2722f721d17SStefano Babic data = *(u32 *)dout;
2732f721d17SStefano Babic data = cpu_to_be32(data);
2742f721d17SStefano Babic dout += 4;
2752f721d17SStefano Babic }
2766d5ce1bdSTimo Herbrecher }
277d205ddcfSStefano Babic debug("Sending SPI 0x%x\n", data);
278ac87c17dSStefano Babic reg_write(®s->txdata, data);
2792f721d17SStefano Babic nbytes -= 4;
2802f721d17SStefano Babic }
28138254f45SGuennadi Liakhovetski
282d205ddcfSStefano Babic /* FIFO is written, now starts the transfer setting the XCH bit */
283ac87c17dSStefano Babic reg_write(®s->ctrl, mxcs->ctrl_reg |
284d205ddcfSStefano Babic MXC_CSPICTRL_EN | MXC_CSPICTRL_XCH);
28538254f45SGuennadi Liakhovetski
286f659b573SHeiko Schocher ts = get_timer(0);
287f659b573SHeiko Schocher status = reg_read(®s->stat);
288d205ddcfSStefano Babic /* Wait until the TC (Transfer completed) bit is set */
289f659b573SHeiko Schocher while ((status & MXC_CSPICTRL_TC) == 0) {
290f659b573SHeiko Schocher if (get_timer(ts) > CONFIG_SYS_SPI_MXC_WAIT) {
291f659b573SHeiko Schocher printf("spi_xchg_single: Timeout!\n");
292f659b573SHeiko Schocher return -1;
293f659b573SHeiko Schocher }
294f659b573SHeiko Schocher status = reg_read(®s->stat);
295f659b573SHeiko Schocher }
29638254f45SGuennadi Liakhovetski
297d205ddcfSStefano Babic /* Transfer completed, clear any pending request */
298ac87c17dSStefano Babic reg_write(®s->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
299fc7a93c8SGuennadi Liakhovetski
3009675fed4SAxel Lin nbytes = DIV_ROUND_UP(bitlen, 8);
3012f721d17SStefano Babic
3022f721d17SStefano Babic cnt = nbytes % 32;
3032f721d17SStefano Babic
3042f721d17SStefano Babic if (bitlen % 32) {
305ac87c17dSStefano Babic data = reg_read(®s->rxdata);
3062f721d17SStefano Babic cnt = (bitlen % 32) / 8;
307dff01094SAnatolij Gustschin data = cpu_to_be32(data) >> ((sizeof(data) - cnt) * 8);
3082f721d17SStefano Babic debug("SPI Rx unaligned: 0x%x\n", data);
3092f721d17SStefano Babic if (din) {
310dff01094SAnatolij Gustschin memcpy(din, &data, cnt);
311dff01094SAnatolij Gustschin din += cnt;
3122f721d17SStefano Babic }
3132f721d17SStefano Babic nbytes -= cnt;
3142f721d17SStefano Babic }
315d205ddcfSStefano Babic
3162f721d17SStefano Babic while (nbytes > 0) {
3172f721d17SStefano Babic u32 tmp;
318ac87c17dSStefano Babic tmp = reg_read(®s->rxdata);
3192f721d17SStefano Babic data = cpu_to_be32(tmp);
3202f721d17SStefano Babic debug("SPI Rx: 0x%x 0x%x\n", tmp, data);
321b4141195SMasahiro Yamada cnt = min_t(u32, nbytes, sizeof(data));
3222f721d17SStefano Babic if (din) {
3232f721d17SStefano Babic memcpy(din, &data, cnt);
3242f721d17SStefano Babic din += cnt;
3252f721d17SStefano Babic }
3262f721d17SStefano Babic nbytes -= cnt;
3272f721d17SStefano Babic }
328d205ddcfSStefano Babic
3292f721d17SStefano Babic return 0;
330d205ddcfSStefano Babic
33138254f45SGuennadi Liakhovetski }
33238254f45SGuennadi Liakhovetski
mxc_spi_xfer_internal(struct mxc_spi_slave * mxcs,unsigned int bitlen,const void * dout,void * din,unsigned long flags)333994266bdSPeng Fan static int mxc_spi_xfer_internal(struct mxc_spi_slave *mxcs,
334994266bdSPeng Fan unsigned int bitlen, const void *dout,
335d255bb0eSHaavard Skinnemoen void *din, unsigned long flags)
33638254f45SGuennadi Liakhovetski {
3379675fed4SAxel Lin int n_bytes = DIV_ROUND_UP(bitlen, 8);
3382f721d17SStefano Babic int n_bits;
3392f721d17SStefano Babic int ret;
3402f721d17SStefano Babic u32 blk_size;
3412f721d17SStefano Babic u8 *p_outbuf = (u8 *)dout;
3422f721d17SStefano Babic u8 *p_inbuf = (u8 *)din;
34338254f45SGuennadi Liakhovetski
344994266bdSPeng Fan if (!mxcs)
345994266bdSPeng Fan return -EINVAL;
34638254f45SGuennadi Liakhovetski
3472f721d17SStefano Babic if (flags & SPI_XFER_BEGIN)
348994266bdSPeng Fan mxc_spi_cs_activate(mxcs);
349eff536beSMagnus Lilja
3502f721d17SStefano Babic while (n_bytes > 0) {
3512f721d17SStefano Babic if (n_bytes < MAX_SPI_BYTES)
3522f721d17SStefano Babic blk_size = n_bytes;
353eff536beSMagnus Lilja else
3542f721d17SStefano Babic blk_size = MAX_SPI_BYTES;
3552f721d17SStefano Babic
3562f721d17SStefano Babic n_bits = blk_size * 8;
3572f721d17SStefano Babic
358994266bdSPeng Fan ret = spi_xchg_single(mxcs, n_bits, p_outbuf, p_inbuf, 0);
3592f721d17SStefano Babic
3602f721d17SStefano Babic if (ret)
3612f721d17SStefano Babic return ret;
3622f721d17SStefano Babic if (dout)
3632f721d17SStefano Babic p_outbuf += blk_size;
3642f721d17SStefano Babic if (din)
3652f721d17SStefano Babic p_inbuf += blk_size;
3662f721d17SStefano Babic n_bytes -= blk_size;
367f9b6a157SGuennadi Liakhovetski }
3682f721d17SStefano Babic
3692f721d17SStefano Babic if (flags & SPI_XFER_END) {
370994266bdSPeng Fan mxc_spi_cs_deactivate(mxcs);
371f9b6a157SGuennadi Liakhovetski }
37238254f45SGuennadi Liakhovetski
37338254f45SGuennadi Liakhovetski return 0;
37438254f45SGuennadi Liakhovetski }
37538254f45SGuennadi Liakhovetski
mxc_spi_claim_bus_internal(struct mxc_spi_slave * mxcs,int cs)376994266bdSPeng Fan static int mxc_spi_claim_bus_internal(struct mxc_spi_slave *mxcs, int cs)
377994266bdSPeng Fan {
378994266bdSPeng Fan struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
379994266bdSPeng Fan int ret;
380994266bdSPeng Fan
381994266bdSPeng Fan reg_write(®s->rxdata, 1);
382994266bdSPeng Fan udelay(1);
383994266bdSPeng Fan ret = spi_cfg_mxc(mxcs, cs);
384994266bdSPeng Fan if (ret) {
385994266bdSPeng Fan printf("mxc_spi: cannot setup SPI controller\n");
386994266bdSPeng Fan return ret;
387994266bdSPeng Fan }
388994266bdSPeng Fan reg_write(®s->period, MXC_CSPIPERIOD_32KHZ);
389994266bdSPeng Fan reg_write(®s->intr, 0);
390994266bdSPeng Fan
391994266bdSPeng Fan return 0;
392994266bdSPeng Fan }
393994266bdSPeng Fan
394994266bdSPeng Fan #ifndef CONFIG_DM_SPI
spi_xfer(struct spi_slave * slave,unsigned int bitlen,const void * dout,void * din,unsigned long flags)395994266bdSPeng Fan int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
396994266bdSPeng Fan void *din, unsigned long flags)
397994266bdSPeng Fan {
398994266bdSPeng Fan struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
399994266bdSPeng Fan
400994266bdSPeng Fan return mxc_spi_xfer_internal(mxcs, bitlen, dout, din, flags);
401994266bdSPeng Fan }
402994266bdSPeng Fan
403fc7a93c8SGuennadi Liakhovetski /*
404fc7a93c8SGuennadi Liakhovetski * Some SPI devices require active chip-select over multiple
405fc7a93c8SGuennadi Liakhovetski * transactions, we achieve this using a GPIO. Still, the SPI
406fc7a93c8SGuennadi Liakhovetski * controller has to be configured to use one of its own chipselects.
407155fa9afSNikita Kiryanov * To use this feature you have to implement board_spi_cs_gpio() to assign
408155fa9afSNikita Kiryanov * a gpio value for each cs (-1 if cs doesn't need to use gpio).
409155fa9afSNikita Kiryanov * You must use some unused on this SPI controller cs between 0 and 3.
410fc7a93c8SGuennadi Liakhovetski */
setup_cs_gpio(struct mxc_spi_slave * mxcs,unsigned int bus,unsigned int cs)411155fa9afSNikita Kiryanov static int setup_cs_gpio(struct mxc_spi_slave *mxcs,
412155fa9afSNikita Kiryanov unsigned int bus, unsigned int cs)
413155fa9afSNikita Kiryanov {
414155fa9afSNikita Kiryanov int ret;
415155fa9afSNikita Kiryanov
416155fa9afSNikita Kiryanov mxcs->gpio = board_spi_cs_gpio(bus, cs);
417155fa9afSNikita Kiryanov if (mxcs->gpio == -1)
418155fa9afSNikita Kiryanov return 0;
419155fa9afSNikita Kiryanov
420994266bdSPeng Fan gpio_request(mxcs->gpio, "spi-cs");
421de5bf02cSFabio Estevam ret = gpio_direction_output(mxcs->gpio, !(mxcs->ss_pol));
422fc7a93c8SGuennadi Liakhovetski if (ret) {
423fc7a93c8SGuennadi Liakhovetski printf("mxc_spi: cannot setup gpio %d\n", mxcs->gpio);
424fc7a93c8SGuennadi Liakhovetski return -EINVAL;
425fc7a93c8SGuennadi Liakhovetski }
426fc7a93c8SGuennadi Liakhovetski
427155fa9afSNikita Kiryanov return 0;
428fc7a93c8SGuennadi Liakhovetski }
429fc7a93c8SGuennadi Liakhovetski
430994266bdSPeng Fan static unsigned long spi_bases[] = {
431994266bdSPeng Fan MXC_SPI_BASE_ADDRESSES
432994266bdSPeng Fan };
433994266bdSPeng Fan
spi_setup_slave(unsigned int bus,unsigned int cs,unsigned int max_hz,unsigned int mode)434d255bb0eSHaavard Skinnemoen struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
435d255bb0eSHaavard Skinnemoen unsigned int max_hz, unsigned int mode)
43638254f45SGuennadi Liakhovetski {
437d255bb0eSHaavard Skinnemoen struct mxc_spi_slave *mxcs;
438fc7a93c8SGuennadi Liakhovetski int ret;
43938254f45SGuennadi Liakhovetski
440fc7a93c8SGuennadi Liakhovetski if (bus >= ARRAY_SIZE(spi_bases))
441d255bb0eSHaavard Skinnemoen return NULL;
44238254f45SGuennadi Liakhovetski
443027a9a00SMarkus Niebel if (max_hz == 0) {
444027a9a00SMarkus Niebel printf("Error: desired clock is 0\n");
445027a9a00SMarkus Niebel return NULL;
446027a9a00SMarkus Niebel }
447027a9a00SMarkus Niebel
448d3504feeSSimon Glass mxcs = spi_alloc_slave(struct mxc_spi_slave, bus, cs);
4492f721d17SStefano Babic if (!mxcs) {
4502f721d17SStefano Babic puts("mxc_spi: SPI Slave not allocated !\n");
451fc7a93c8SGuennadi Liakhovetski return NULL;
4522f721d17SStefano Babic }
453fc7a93c8SGuennadi Liakhovetski
454de5bf02cSFabio Estevam mxcs->ss_pol = (mode & SPI_CS_HIGH) ? 1 : 0;
455de5bf02cSFabio Estevam
456155fa9afSNikita Kiryanov ret = setup_cs_gpio(mxcs, bus, cs);
457fc7a93c8SGuennadi Liakhovetski if (ret < 0) {
458fc7a93c8SGuennadi Liakhovetski free(mxcs);
459fc7a93c8SGuennadi Liakhovetski return NULL;
460fc7a93c8SGuennadi Liakhovetski }
461fc7a93c8SGuennadi Liakhovetski
462d205ddcfSStefano Babic mxcs->base = spi_bases[bus];
463027a9a00SMarkus Niebel mxcs->max_hz = max_hz;
464027a9a00SMarkus Niebel mxcs->mode = mode;
465d205ddcfSStefano Babic
466d255bb0eSHaavard Skinnemoen return &mxcs->slave;
467d255bb0eSHaavard Skinnemoen }
468d255bb0eSHaavard Skinnemoen
spi_free_slave(struct spi_slave * slave)469d255bb0eSHaavard Skinnemoen void spi_free_slave(struct spi_slave *slave)
470d255bb0eSHaavard Skinnemoen {
471f9b6a157SGuennadi Liakhovetski struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
472f9b6a157SGuennadi Liakhovetski
473f9b6a157SGuennadi Liakhovetski free(mxcs);
474d255bb0eSHaavard Skinnemoen }
475d255bb0eSHaavard Skinnemoen
spi_claim_bus(struct spi_slave * slave)476d255bb0eSHaavard Skinnemoen int spi_claim_bus(struct spi_slave *slave)
477d255bb0eSHaavard Skinnemoen {
478d255bb0eSHaavard Skinnemoen struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
479d255bb0eSHaavard Skinnemoen
480994266bdSPeng Fan return mxc_spi_claim_bus_internal(mxcs, slave->cs);
48138254f45SGuennadi Liakhovetski }
482d255bb0eSHaavard Skinnemoen
spi_release_bus(struct spi_slave * slave)483d255bb0eSHaavard Skinnemoen void spi_release_bus(struct spi_slave *slave)
484d255bb0eSHaavard Skinnemoen {
485d255bb0eSHaavard Skinnemoen /* TODO: Shut the controller down */
486d255bb0eSHaavard Skinnemoen }
487994266bdSPeng Fan #else
488994266bdSPeng Fan
mxc_spi_probe(struct udevice * bus)489994266bdSPeng Fan static int mxc_spi_probe(struct udevice *bus)
490994266bdSPeng Fan {
491994266bdSPeng Fan struct mxc_spi_slave *plat = bus->platdata;
492994266bdSPeng Fan struct mxc_spi_slave *mxcs = dev_get_platdata(bus);
493994266bdSPeng Fan int node = dev_of_offset(bus);
494994266bdSPeng Fan const void *blob = gd->fdt_blob;
495994266bdSPeng Fan int ret;
496994266bdSPeng Fan
497994266bdSPeng Fan if (gpio_request_by_name(bus, "cs-gpios", 0, &plat->ss,
498994266bdSPeng Fan GPIOD_IS_OUT)) {
499994266bdSPeng Fan dev_err(bus, "No cs-gpios property\n");
500994266bdSPeng Fan return -EINVAL;
501994266bdSPeng Fan }
502994266bdSPeng Fan
503618e8e20SMichael Trimarchi plat->base = devfdt_get_addr(bus);
504994266bdSPeng Fan if (plat->base == FDT_ADDR_T_NONE)
505994266bdSPeng Fan return -ENODEV;
506994266bdSPeng Fan
50734ad7491SMichael Trimarchi ret = dm_gpio_set_value(&plat->ss, 0);
508994266bdSPeng Fan if (ret) {
509994266bdSPeng Fan dev_err(bus, "Setting cs error\n");
510994266bdSPeng Fan return ret;
511994266bdSPeng Fan }
512994266bdSPeng Fan
513994266bdSPeng Fan mxcs->max_hz = fdtdec_get_int(blob, node, "spi-max-frequency",
514994266bdSPeng Fan 20000000);
515994266bdSPeng Fan
516994266bdSPeng Fan return 0;
517994266bdSPeng Fan }
518994266bdSPeng Fan
mxc_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)519994266bdSPeng Fan static int mxc_spi_xfer(struct udevice *dev, unsigned int bitlen,
520994266bdSPeng Fan const void *dout, void *din, unsigned long flags)
521994266bdSPeng Fan {
522994266bdSPeng Fan struct mxc_spi_slave *mxcs = dev_get_platdata(dev->parent);
523994266bdSPeng Fan
524994266bdSPeng Fan
525994266bdSPeng Fan return mxc_spi_xfer_internal(mxcs, bitlen, dout, din, flags);
526994266bdSPeng Fan }
527994266bdSPeng Fan
mxc_spi_claim_bus(struct udevice * dev)528994266bdSPeng Fan static int mxc_spi_claim_bus(struct udevice *dev)
529994266bdSPeng Fan {
530994266bdSPeng Fan struct mxc_spi_slave *mxcs = dev_get_platdata(dev->parent);
531994266bdSPeng Fan struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
532994266bdSPeng Fan
533994266bdSPeng Fan return mxc_spi_claim_bus_internal(mxcs, slave_plat->cs);
534994266bdSPeng Fan }
535994266bdSPeng Fan
mxc_spi_release_bus(struct udevice * dev)536994266bdSPeng Fan static int mxc_spi_release_bus(struct udevice *dev)
537994266bdSPeng Fan {
538994266bdSPeng Fan return 0;
539994266bdSPeng Fan }
540994266bdSPeng Fan
mxc_spi_set_speed(struct udevice * bus,uint speed)541994266bdSPeng Fan static int mxc_spi_set_speed(struct udevice *bus, uint speed)
542994266bdSPeng Fan {
543994266bdSPeng Fan /* Nothing to do */
544994266bdSPeng Fan return 0;
545994266bdSPeng Fan }
546994266bdSPeng Fan
mxc_spi_set_mode(struct udevice * bus,uint mode)547994266bdSPeng Fan static int mxc_spi_set_mode(struct udevice *bus, uint mode)
548994266bdSPeng Fan {
549994266bdSPeng Fan struct mxc_spi_slave *mxcs = dev_get_platdata(bus);
550994266bdSPeng Fan
551994266bdSPeng Fan mxcs->mode = mode;
552994266bdSPeng Fan mxcs->ss_pol = (mode & SPI_CS_HIGH) ? 1 : 0;
553994266bdSPeng Fan
554994266bdSPeng Fan return 0;
555994266bdSPeng Fan }
556994266bdSPeng Fan
557994266bdSPeng Fan static const struct dm_spi_ops mxc_spi_ops = {
558994266bdSPeng Fan .claim_bus = mxc_spi_claim_bus,
559994266bdSPeng Fan .release_bus = mxc_spi_release_bus,
560994266bdSPeng Fan .xfer = mxc_spi_xfer,
561994266bdSPeng Fan .set_speed = mxc_spi_set_speed,
562994266bdSPeng Fan .set_mode = mxc_spi_set_mode,
563994266bdSPeng Fan };
564994266bdSPeng Fan
565994266bdSPeng Fan static const struct udevice_id mxc_spi_ids[] = {
566994266bdSPeng Fan { .compatible = "fsl,imx51-ecspi" },
567994266bdSPeng Fan { }
568994266bdSPeng Fan };
569994266bdSPeng Fan
570994266bdSPeng Fan U_BOOT_DRIVER(mxc_spi) = {
571994266bdSPeng Fan .name = "mxc_spi",
572994266bdSPeng Fan .id = UCLASS_SPI,
573994266bdSPeng Fan .of_match = mxc_spi_ids,
574994266bdSPeng Fan .ops = &mxc_spi_ops,
575994266bdSPeng Fan .platdata_auto_alloc_size = sizeof(struct mxc_spi_slave),
576994266bdSPeng Fan .probe = mxc_spi_probe,
577994266bdSPeng Fan };
578994266bdSPeng Fan #endif
579