xref: /openbmc/u-boot/drivers/spi/atmel_spi.c (revision 9450ab2ba8d720bd9f73bccc0af2e2b5a2c2aaf1)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
260445cb5SHans-Christian Egtvedt /*
360445cb5SHans-Christian Egtvedt  * Copyright (C) 2007 Atmel Corporation
460445cb5SHans-Christian Egtvedt  */
560445cb5SHans-Christian Egtvedt #include <common.h>
60eafd4b7SWenyou Yang #include <clk.h>
70eafd4b7SWenyou Yang #include <dm.h>
80eafd4b7SWenyou Yang #include <fdtdec.h>
960445cb5SHans-Christian Egtvedt #include <spi.h>
1060445cb5SHans-Christian Egtvedt #include <malloc.h>
110eafd4b7SWenyou Yang #include <wait_bit.h>
1260445cb5SHans-Christian Egtvedt 
1360445cb5SHans-Christian Egtvedt #include <asm/io.h>
1460445cb5SHans-Christian Egtvedt 
1560445cb5SHans-Christian Egtvedt #include <asm/arch/clk.h>
16329f0f52SReinhard Meyer #include <asm/arch/hardware.h>
170eafd4b7SWenyou Yang #ifdef CONFIG_DM_SPI
180eafd4b7SWenyou Yang #include <asm/arch/at91_spi.h>
190eafd4b7SWenyou Yang #endif
200eafd4b7SWenyou Yang #ifdef CONFIG_DM_GPIO
210eafd4b7SWenyou Yang #include <asm/gpio.h>
220eafd4b7SWenyou Yang #endif
2360445cb5SHans-Christian Egtvedt 
245270df28STom Rini #include "atmel_spi.h"
255270df28STom Rini 
26e80fa2c2STom Rini #ifndef CONFIG_DM_SPI
27e80fa2c2STom Rini 
spi_has_wdrbt(struct atmel_spi_slave * slave)28e80fa2c2STom Rini static int spi_has_wdrbt(struct atmel_spi_slave *slave)
29e80fa2c2STom Rini {
30e80fa2c2STom Rini 	unsigned int ver;
31e80fa2c2STom Rini 
32e80fa2c2STom Rini 	ver = spi_readl(slave, VERSION);
33e80fa2c2STom Rini 
34e80fa2c2STom Rini 	return (ATMEL_SPI_VERSION_REV(ver) >= 0x210);
35e80fa2c2STom Rini }
36e80fa2c2STom Rini 
spi_setup_slave(unsigned int bus,unsigned int cs,unsigned int max_hz,unsigned int mode)37e80fa2c2STom Rini struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
38e80fa2c2STom Rini 			unsigned int max_hz, unsigned int mode)
39e80fa2c2STom Rini {
40e80fa2c2STom Rini 	struct atmel_spi_slave	*as;
41e80fa2c2STom Rini 	unsigned int		scbr;
42e80fa2c2STom Rini 	u32			csrx;
43e80fa2c2STom Rini 	void			*regs;
44e80fa2c2STom Rini 
45e80fa2c2STom Rini 	if (!spi_cs_is_valid(bus, cs))
46e80fa2c2STom Rini 		return NULL;
47e80fa2c2STom Rini 
48e80fa2c2STom Rini 	switch (bus) {
49e80fa2c2STom Rini 	case 0:
50e80fa2c2STom Rini 		regs = (void *)ATMEL_BASE_SPI0;
51e80fa2c2STom Rini 		break;
52e80fa2c2STom Rini #ifdef ATMEL_BASE_SPI1
53e80fa2c2STom Rini 	case 1:
54e80fa2c2STom Rini 		regs = (void *)ATMEL_BASE_SPI1;
55e80fa2c2STom Rini 		break;
56e80fa2c2STom Rini #endif
57e80fa2c2STom Rini #ifdef ATMEL_BASE_SPI2
58e80fa2c2STom Rini 	case 2:
59e80fa2c2STom Rini 		regs = (void *)ATMEL_BASE_SPI2;
60e80fa2c2STom Rini 		break;
61e80fa2c2STom Rini #endif
62e80fa2c2STom Rini #ifdef ATMEL_BASE_SPI3
63e80fa2c2STom Rini 	case 3:
64e80fa2c2STom Rini 		regs = (void *)ATMEL_BASE_SPI3;
65e80fa2c2STom Rini 		break;
66e80fa2c2STom Rini #endif
67e80fa2c2STom Rini 	default:
68e80fa2c2STom Rini 		return NULL;
69e80fa2c2STom Rini 	}
70e80fa2c2STom Rini 
71e80fa2c2STom Rini 
72e80fa2c2STom Rini 	scbr = (get_spi_clk_rate(bus) + max_hz - 1) / max_hz;
73e80fa2c2STom Rini 	if (scbr > ATMEL_SPI_CSRx_SCBR_MAX)
74e80fa2c2STom Rini 		/* Too low max SCK rate */
75e80fa2c2STom Rini 		return NULL;
76e80fa2c2STom Rini 	if (scbr < 1)
77e80fa2c2STom Rini 		scbr = 1;
78e80fa2c2STom Rini 
79e80fa2c2STom Rini 	csrx = ATMEL_SPI_CSRx_SCBR(scbr);
80e80fa2c2STom Rini 	csrx |= ATMEL_SPI_CSRx_BITS(ATMEL_SPI_BITS_8);
81e80fa2c2STom Rini 	if (!(mode & SPI_CPHA))
82e80fa2c2STom Rini 		csrx |= ATMEL_SPI_CSRx_NCPHA;
83e80fa2c2STom Rini 	if (mode & SPI_CPOL)
84e80fa2c2STom Rini 		csrx |= ATMEL_SPI_CSRx_CPOL;
85e80fa2c2STom Rini 
86e80fa2c2STom Rini 	as = spi_alloc_slave(struct atmel_spi_slave, bus, cs);
87e80fa2c2STom Rini 	if (!as)
88e80fa2c2STom Rini 		return NULL;
89e80fa2c2STom Rini 
90e80fa2c2STom Rini 	as->regs = regs;
91e80fa2c2STom Rini 	as->mr = ATMEL_SPI_MR_MSTR | ATMEL_SPI_MR_MODFDIS
92e80fa2c2STom Rini 			| ATMEL_SPI_MR_PCS(~(1 << cs) & 0xf);
93e80fa2c2STom Rini 	if (spi_has_wdrbt(as))
94e80fa2c2STom Rini 		as->mr |= ATMEL_SPI_MR_WDRBT;
95e80fa2c2STom Rini 
96e80fa2c2STom Rini 	spi_writel(as, CSR(cs), csrx);
97e80fa2c2STom Rini 
98e80fa2c2STom Rini 	return &as->slave;
99e80fa2c2STom Rini }
100e80fa2c2STom Rini 
spi_free_slave(struct spi_slave * slave)101e80fa2c2STom Rini void spi_free_slave(struct spi_slave *slave)
102e80fa2c2STom Rini {
103e80fa2c2STom Rini 	struct atmel_spi_slave *as = to_atmel_spi(slave);
104e80fa2c2STom Rini 
105e80fa2c2STom Rini 	free(as);
106e80fa2c2STom Rini }
107e80fa2c2STom Rini 
spi_claim_bus(struct spi_slave * slave)108e80fa2c2STom Rini int spi_claim_bus(struct spi_slave *slave)
109e80fa2c2STom Rini {
110e80fa2c2STom Rini 	struct atmel_spi_slave *as = to_atmel_spi(slave);
111e80fa2c2STom Rini 
112e80fa2c2STom Rini 	/* Enable the SPI hardware */
113e80fa2c2STom Rini 	spi_writel(as, CR, ATMEL_SPI_CR_SPIEN);
114e80fa2c2STom Rini 
115e80fa2c2STom Rini 	/*
116e80fa2c2STom Rini 	 * Select the slave. This should set SCK to the correct
117e80fa2c2STom Rini 	 * initial state, etc.
118e80fa2c2STom Rini 	 */
119e80fa2c2STom Rini 	spi_writel(as, MR, as->mr);
120e80fa2c2STom Rini 
121e80fa2c2STom Rini 	return 0;
122e80fa2c2STom Rini }
123e80fa2c2STom Rini 
spi_release_bus(struct spi_slave * slave)124e80fa2c2STom Rini void spi_release_bus(struct spi_slave *slave)
125e80fa2c2STom Rini {
126e80fa2c2STom Rini 	struct atmel_spi_slave *as = to_atmel_spi(slave);
127e80fa2c2STom Rini 
128e80fa2c2STom Rini 	/* Disable the SPI hardware */
129e80fa2c2STom Rini 	spi_writel(as, CR, ATMEL_SPI_CR_SPIDIS);
130e80fa2c2STom Rini }
131e80fa2c2STom Rini 
spi_xfer(struct spi_slave * slave,unsigned int bitlen,const void * dout,void * din,unsigned long flags)132e80fa2c2STom Rini int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
133e80fa2c2STom Rini 		const void *dout, void *din, unsigned long flags)
134e80fa2c2STom Rini {
135e80fa2c2STom Rini 	struct atmel_spi_slave *as = to_atmel_spi(slave);
136e80fa2c2STom Rini 	unsigned int	len_tx;
137e80fa2c2STom Rini 	unsigned int	len_rx;
138e80fa2c2STom Rini 	unsigned int	len;
139e80fa2c2STom Rini 	u32		status;
140e80fa2c2STom Rini 	const u8	*txp = dout;
141e80fa2c2STom Rini 	u8		*rxp = din;
142e80fa2c2STom Rini 	u8		value;
143e80fa2c2STom Rini 
144e80fa2c2STom Rini 	if (bitlen == 0)
145e80fa2c2STom Rini 		/* Finish any previously submitted transfers */
146e80fa2c2STom Rini 		goto out;
147e80fa2c2STom Rini 
148e80fa2c2STom Rini 	/*
149e80fa2c2STom Rini 	 * TODO: The controller can do non-multiple-of-8 bit
150e80fa2c2STom Rini 	 * transfers, but this driver currently doesn't support it.
151e80fa2c2STom Rini 	 *
152e80fa2c2STom Rini 	 * It's also not clear how such transfers are supposed to be
153e80fa2c2STom Rini 	 * represented as a stream of bytes...this is a limitation of
154e80fa2c2STom Rini 	 * the current SPI interface.
155e80fa2c2STom Rini 	 */
156e80fa2c2STom Rini 	if (bitlen % 8) {
157e80fa2c2STom Rini 		/* Errors always terminate an ongoing transfer */
158e80fa2c2STom Rini 		flags |= SPI_XFER_END;
159e80fa2c2STom Rini 		goto out;
160e80fa2c2STom Rini 	}
161e80fa2c2STom Rini 
162e80fa2c2STom Rini 	len = bitlen / 8;
163e80fa2c2STom Rini 
164e80fa2c2STom Rini 	/*
165e80fa2c2STom Rini 	 * The controller can do automatic CS control, but it is
166e80fa2c2STom Rini 	 * somewhat quirky, and it doesn't really buy us much anyway
167e80fa2c2STom Rini 	 * in the context of U-Boot.
168e80fa2c2STom Rini 	 */
169e80fa2c2STom Rini 	if (flags & SPI_XFER_BEGIN) {
170e80fa2c2STom Rini 		spi_cs_activate(slave);
171e80fa2c2STom Rini 		/*
172e80fa2c2STom Rini 		 * sometimes the RDR is not empty when we get here,
173e80fa2c2STom Rini 		 * in theory that should not happen, but it DOES happen.
174e80fa2c2STom Rini 		 * Read it here to be on the safe side.
175e80fa2c2STom Rini 		 * That also clears the OVRES flag. Required if the
176e80fa2c2STom Rini 		 * following loop exits due to OVRES!
177e80fa2c2STom Rini 		 */
178e80fa2c2STom Rini 		spi_readl(as, RDR);
179e80fa2c2STom Rini 	}
180e80fa2c2STom Rini 
181e80fa2c2STom Rini 	for (len_tx = 0, len_rx = 0; len_rx < len; ) {
182e80fa2c2STom Rini 		status = spi_readl(as, SR);
183e80fa2c2STom Rini 
184e80fa2c2STom Rini 		if (status & ATMEL_SPI_SR_OVRES)
185e80fa2c2STom Rini 			return -1;
186e80fa2c2STom Rini 
187e80fa2c2STom Rini 		if (len_tx < len && (status & ATMEL_SPI_SR_TDRE)) {
188e80fa2c2STom Rini 			if (txp)
189e80fa2c2STom Rini 				value = *txp++;
190e80fa2c2STom Rini 			else
191e80fa2c2STom Rini 				value = 0;
192e80fa2c2STom Rini 			spi_writel(as, TDR, value);
193e80fa2c2STom Rini 			len_tx++;
194e80fa2c2STom Rini 		}
195e80fa2c2STom Rini 		if (status & ATMEL_SPI_SR_RDRF) {
196e80fa2c2STom Rini 			value = spi_readl(as, RDR);
197e80fa2c2STom Rini 			if (rxp)
198e80fa2c2STom Rini 				*rxp++ = value;
199e80fa2c2STom Rini 			len_rx++;
200e80fa2c2STom Rini 		}
201e80fa2c2STom Rini 	}
202e80fa2c2STom Rini 
203e80fa2c2STom Rini out:
204e80fa2c2STom Rini 	if (flags & SPI_XFER_END) {
205e80fa2c2STom Rini 		/*
206e80fa2c2STom Rini 		 * Wait until the transfer is completely done before
207e80fa2c2STom Rini 		 * we deactivate CS.
208e80fa2c2STom Rini 		 */
209e80fa2c2STom Rini 		do {
210e80fa2c2STom Rini 			status = spi_readl(as, SR);
211e80fa2c2STom Rini 		} while (!(status & ATMEL_SPI_SR_TXEMPTY));
212e80fa2c2STom Rini 
213e80fa2c2STom Rini 		spi_cs_deactivate(slave);
214e80fa2c2STom Rini 	}
215e80fa2c2STom Rini 
216e80fa2c2STom Rini 	return 0;
217e80fa2c2STom Rini }
218e80fa2c2STom Rini 
219e80fa2c2STom Rini #else
220e80fa2c2STom Rini 
2210eafd4b7SWenyou Yang #define MAX_CS_COUNT	4
2220eafd4b7SWenyou Yang 
2230eafd4b7SWenyou Yang struct atmel_spi_platdata {
2240eafd4b7SWenyou Yang 	struct at91_spi *regs;
2250eafd4b7SWenyou Yang };
2260eafd4b7SWenyou Yang 
2270eafd4b7SWenyou Yang struct atmel_spi_priv {
2280eafd4b7SWenyou Yang 	unsigned int freq;		/* Default frequency */
2290eafd4b7SWenyou Yang 	unsigned int mode;
2300eafd4b7SWenyou Yang 	ulong bus_clk_rate;
2319bf48e2eSJagan Teki #ifdef CONFIG_DM_GPIO
2320eafd4b7SWenyou Yang 	struct gpio_desc cs_gpios[MAX_CS_COUNT];
2339bf48e2eSJagan Teki #endif
2340eafd4b7SWenyou Yang };
2350eafd4b7SWenyou Yang 
atmel_spi_claim_bus(struct udevice * dev)2360eafd4b7SWenyou Yang static int atmel_spi_claim_bus(struct udevice *dev)
2370eafd4b7SWenyou Yang {
2380eafd4b7SWenyou Yang 	struct udevice *bus = dev_get_parent(dev);
2390eafd4b7SWenyou Yang 	struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
2400eafd4b7SWenyou Yang 	struct atmel_spi_priv *priv = dev_get_priv(bus);
2410eafd4b7SWenyou Yang 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
2420eafd4b7SWenyou Yang 	struct at91_spi *reg_base = bus_plat->regs;
2430eafd4b7SWenyou Yang 	u32 cs = slave_plat->cs;
2440eafd4b7SWenyou Yang 	u32 freq = priv->freq;
2450eafd4b7SWenyou Yang 	u32 scbr, csrx, mode;
2460eafd4b7SWenyou Yang 
2470eafd4b7SWenyou Yang 	scbr = (priv->bus_clk_rate + freq - 1) / freq;
2485270df28STom Rini 	if (scbr > ATMEL_SPI_CSRx_SCBR_MAX)
2490eafd4b7SWenyou Yang 		return -EINVAL;
2500eafd4b7SWenyou Yang 
2510eafd4b7SWenyou Yang 	if (scbr < 1)
2520eafd4b7SWenyou Yang 		scbr = 1;
2530eafd4b7SWenyou Yang 
2545270df28STom Rini 	csrx = ATMEL_SPI_CSRx_SCBR(scbr);
2555270df28STom Rini 	csrx |= ATMEL_SPI_CSRx_BITS(ATMEL_SPI_BITS_8);
2560eafd4b7SWenyou Yang 
2570eafd4b7SWenyou Yang 	if (!(priv->mode & SPI_CPHA))
2585270df28STom Rini 		csrx |= ATMEL_SPI_CSRx_NCPHA;
2590eafd4b7SWenyou Yang 	if (priv->mode & SPI_CPOL)
2605270df28STom Rini 		csrx |= ATMEL_SPI_CSRx_CPOL;
2610eafd4b7SWenyou Yang 
2620eafd4b7SWenyou Yang 	writel(csrx, &reg_base->csr[cs]);
2630eafd4b7SWenyou Yang 
2640eafd4b7SWenyou Yang 	mode = ATMEL_SPI_MR_MSTR |
2650eafd4b7SWenyou Yang 	       ATMEL_SPI_MR_MODFDIS |
2660eafd4b7SWenyou Yang 	       ATMEL_SPI_MR_WDRBT |
2670eafd4b7SWenyou Yang 	       ATMEL_SPI_MR_PCS(~(1 << cs));
2680eafd4b7SWenyou Yang 
2690eafd4b7SWenyou Yang 	writel(mode, &reg_base->mr);
2700eafd4b7SWenyou Yang 
2710eafd4b7SWenyou Yang 	writel(ATMEL_SPI_CR_SPIEN, &reg_base->cr);
2720eafd4b7SWenyou Yang 
2730eafd4b7SWenyou Yang 	return 0;
2740eafd4b7SWenyou Yang }
2750eafd4b7SWenyou Yang 
atmel_spi_release_bus(struct udevice * dev)2760eafd4b7SWenyou Yang static int atmel_spi_release_bus(struct udevice *dev)
2770eafd4b7SWenyou Yang {
2780eafd4b7SWenyou Yang 	struct udevice *bus = dev_get_parent(dev);
2790eafd4b7SWenyou Yang 	struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
2800eafd4b7SWenyou Yang 
2810eafd4b7SWenyou Yang 	writel(ATMEL_SPI_CR_SPIDIS, &bus_plat->regs->cr);
2820eafd4b7SWenyou Yang 
2830eafd4b7SWenyou Yang 	return 0;
2840eafd4b7SWenyou Yang }
2850eafd4b7SWenyou Yang 
atmel_spi_cs_activate(struct udevice * dev)2860eafd4b7SWenyou Yang static void atmel_spi_cs_activate(struct udevice *dev)
2870eafd4b7SWenyou Yang {
2889bf48e2eSJagan Teki #ifdef CONFIG_DM_GPIO
2890eafd4b7SWenyou Yang 	struct udevice *bus = dev_get_parent(dev);
2900eafd4b7SWenyou Yang 	struct atmel_spi_priv *priv = dev_get_priv(bus);
2910eafd4b7SWenyou Yang 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
2920eafd4b7SWenyou Yang 	u32 cs = slave_plat->cs;
2930eafd4b7SWenyou Yang 
29461a77ce1SWenyou Yang 	if (!dm_gpio_is_valid(&priv->cs_gpios[cs]))
29561a77ce1SWenyou Yang 		return;
29661a77ce1SWenyou Yang 
2970eafd4b7SWenyou Yang 	dm_gpio_set_value(&priv->cs_gpios[cs], 0);
2989bf48e2eSJagan Teki #endif
2990eafd4b7SWenyou Yang }
3000eafd4b7SWenyou Yang 
atmel_spi_cs_deactivate(struct udevice * dev)3010eafd4b7SWenyou Yang static void atmel_spi_cs_deactivate(struct udevice *dev)
3020eafd4b7SWenyou Yang {
3039bf48e2eSJagan Teki #ifdef CONFIG_DM_GPIO
3040eafd4b7SWenyou Yang 	struct udevice *bus = dev_get_parent(dev);
3050eafd4b7SWenyou Yang 	struct atmel_spi_priv *priv = dev_get_priv(bus);
3060eafd4b7SWenyou Yang 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
3070eafd4b7SWenyou Yang 	u32 cs = slave_plat->cs;
3080eafd4b7SWenyou Yang 
30961a77ce1SWenyou Yang 	if (!dm_gpio_is_valid(&priv->cs_gpios[cs]))
31061a77ce1SWenyou Yang 		return;
31161a77ce1SWenyou Yang 
3120eafd4b7SWenyou Yang 	dm_gpio_set_value(&priv->cs_gpios[cs], 1);
3139bf48e2eSJagan Teki #endif
3140eafd4b7SWenyou Yang }
3150eafd4b7SWenyou Yang 
atmel_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)3160eafd4b7SWenyou Yang static int atmel_spi_xfer(struct udevice *dev, unsigned int bitlen,
3170eafd4b7SWenyou Yang 			  const void *dout, void *din, unsigned long flags)
3180eafd4b7SWenyou Yang {
3190eafd4b7SWenyou Yang 	struct udevice *bus = dev_get_parent(dev);
3200eafd4b7SWenyou Yang 	struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
3210eafd4b7SWenyou Yang 	struct at91_spi *reg_base = bus_plat->regs;
3220eafd4b7SWenyou Yang 
3230eafd4b7SWenyou Yang 	u32 len_tx, len_rx, len;
3240eafd4b7SWenyou Yang 	u32 status;
3250eafd4b7SWenyou Yang 	const u8 *txp = dout;
3260eafd4b7SWenyou Yang 	u8 *rxp = din;
3270eafd4b7SWenyou Yang 	u8 value;
3280eafd4b7SWenyou Yang 
3290eafd4b7SWenyou Yang 	if (bitlen == 0)
3300eafd4b7SWenyou Yang 		goto out;
3310eafd4b7SWenyou Yang 
3320eafd4b7SWenyou Yang 	/*
3330eafd4b7SWenyou Yang 	 * The controller can do non-multiple-of-8 bit
3340eafd4b7SWenyou Yang 	 * transfers, but this driver currently doesn't support it.
3350eafd4b7SWenyou Yang 	 *
3360eafd4b7SWenyou Yang 	 * It's also not clear how such transfers are supposed to be
3370eafd4b7SWenyou Yang 	 * represented as a stream of bytes...this is a limitation of
3380eafd4b7SWenyou Yang 	 * the current SPI interface.
3390eafd4b7SWenyou Yang 	 */
3400eafd4b7SWenyou Yang 	if (bitlen % 8) {
3410eafd4b7SWenyou Yang 		/* Errors always terminate an ongoing transfer */
3420eafd4b7SWenyou Yang 		flags |= SPI_XFER_END;
3430eafd4b7SWenyou Yang 		goto out;
3440eafd4b7SWenyou Yang 	}
3450eafd4b7SWenyou Yang 
3460eafd4b7SWenyou Yang 	len = bitlen / 8;
3470eafd4b7SWenyou Yang 
3480eafd4b7SWenyou Yang 	/*
3490eafd4b7SWenyou Yang 	 * The controller can do automatic CS control, but it is
3500eafd4b7SWenyou Yang 	 * somewhat quirky, and it doesn't really buy us much anyway
3510eafd4b7SWenyou Yang 	 * in the context of U-Boot.
3520eafd4b7SWenyou Yang 	 */
3530eafd4b7SWenyou Yang 	if (flags & SPI_XFER_BEGIN) {
3540eafd4b7SWenyou Yang 		atmel_spi_cs_activate(dev);
3550eafd4b7SWenyou Yang 
3560eafd4b7SWenyou Yang 		/*
3570eafd4b7SWenyou Yang 		 * sometimes the RDR is not empty when we get here,
3580eafd4b7SWenyou Yang 		 * in theory that should not happen, but it DOES happen.
3590eafd4b7SWenyou Yang 		 * Read it here to be on the safe side.
3600eafd4b7SWenyou Yang 		 * That also clears the OVRES flag. Required if the
3610eafd4b7SWenyou Yang 		 * following loop exits due to OVRES!
3620eafd4b7SWenyou Yang 		 */
3630eafd4b7SWenyou Yang 		readl(&reg_base->rdr);
3640eafd4b7SWenyou Yang 	}
3650eafd4b7SWenyou Yang 
3660eafd4b7SWenyou Yang 	for (len_tx = 0, len_rx = 0; len_rx < len; ) {
3670eafd4b7SWenyou Yang 		status = readl(&reg_base->sr);
3680eafd4b7SWenyou Yang 
3690eafd4b7SWenyou Yang 		if (status & ATMEL_SPI_SR_OVRES)
3700eafd4b7SWenyou Yang 			return -1;
3710eafd4b7SWenyou Yang 
3720eafd4b7SWenyou Yang 		if ((len_tx < len) && (status & ATMEL_SPI_SR_TDRE)) {
3730eafd4b7SWenyou Yang 			if (txp)
3740eafd4b7SWenyou Yang 				value = *txp++;
3750eafd4b7SWenyou Yang 			else
3760eafd4b7SWenyou Yang 				value = 0;
3770eafd4b7SWenyou Yang 			writel(value, &reg_base->tdr);
3780eafd4b7SWenyou Yang 			len_tx++;
3790eafd4b7SWenyou Yang 		}
3800eafd4b7SWenyou Yang 
3810eafd4b7SWenyou Yang 		if (status & ATMEL_SPI_SR_RDRF) {
3820eafd4b7SWenyou Yang 			value = readl(&reg_base->rdr);
3830eafd4b7SWenyou Yang 			if (rxp)
3840eafd4b7SWenyou Yang 				*rxp++ = value;
3850eafd4b7SWenyou Yang 			len_rx++;
3860eafd4b7SWenyou Yang 		}
3870eafd4b7SWenyou Yang 	}
3880eafd4b7SWenyou Yang 
3890eafd4b7SWenyou Yang out:
3900eafd4b7SWenyou Yang 	if (flags & SPI_XFER_END) {
3910eafd4b7SWenyou Yang 		/*
3920eafd4b7SWenyou Yang 		 * Wait until the transfer is completely done before
3930eafd4b7SWenyou Yang 		 * we deactivate CS.
3940eafd4b7SWenyou Yang 		 */
39548263504SÁlvaro Fernández Rojas 		wait_for_bit_le32(&reg_base->sr,
3960eafd4b7SWenyou Yang 				  ATMEL_SPI_SR_TXEMPTY, true, 1000, false);
3970eafd4b7SWenyou Yang 
3980eafd4b7SWenyou Yang 		atmel_spi_cs_deactivate(dev);
3990eafd4b7SWenyou Yang 	}
4000eafd4b7SWenyou Yang 
4010eafd4b7SWenyou Yang 	return 0;
4020eafd4b7SWenyou Yang }
4030eafd4b7SWenyou Yang 
atmel_spi_set_speed(struct udevice * bus,uint speed)4040eafd4b7SWenyou Yang static int atmel_spi_set_speed(struct udevice *bus, uint speed)
4050eafd4b7SWenyou Yang {
4060eafd4b7SWenyou Yang 	struct atmel_spi_priv *priv = dev_get_priv(bus);
4070eafd4b7SWenyou Yang 
4080eafd4b7SWenyou Yang 	priv->freq = speed;
4090eafd4b7SWenyou Yang 
4100eafd4b7SWenyou Yang 	return 0;
4110eafd4b7SWenyou Yang }
4120eafd4b7SWenyou Yang 
atmel_spi_set_mode(struct udevice * bus,uint mode)4130eafd4b7SWenyou Yang static int atmel_spi_set_mode(struct udevice *bus, uint mode)
4140eafd4b7SWenyou Yang {
4150eafd4b7SWenyou Yang 	struct atmel_spi_priv *priv = dev_get_priv(bus);
4160eafd4b7SWenyou Yang 
4170eafd4b7SWenyou Yang 	priv->mode = mode;
4180eafd4b7SWenyou Yang 
4190eafd4b7SWenyou Yang 	return 0;
4200eafd4b7SWenyou Yang }
4210eafd4b7SWenyou Yang 
4220eafd4b7SWenyou Yang static const struct dm_spi_ops atmel_spi_ops = {
4230eafd4b7SWenyou Yang 	.claim_bus	= atmel_spi_claim_bus,
4240eafd4b7SWenyou Yang 	.release_bus	= atmel_spi_release_bus,
4250eafd4b7SWenyou Yang 	.xfer		= atmel_spi_xfer,
4260eafd4b7SWenyou Yang 	.set_speed	= atmel_spi_set_speed,
4270eafd4b7SWenyou Yang 	.set_mode	= atmel_spi_set_mode,
4280eafd4b7SWenyou Yang 	/*
4290eafd4b7SWenyou Yang 	 * cs_info is not needed, since we require all chip selects to be
4300eafd4b7SWenyou Yang 	 * in the device tree explicitly
4310eafd4b7SWenyou Yang 	 */
4320eafd4b7SWenyou Yang };
4330eafd4b7SWenyou Yang 
atmel_spi_enable_clk(struct udevice * bus)4340eafd4b7SWenyou Yang static int atmel_spi_enable_clk(struct udevice *bus)
4350eafd4b7SWenyou Yang {
4360eafd4b7SWenyou Yang 	struct atmel_spi_priv *priv = dev_get_priv(bus);
4370eafd4b7SWenyou Yang 	struct clk clk;
4380eafd4b7SWenyou Yang 	ulong clk_rate;
4390eafd4b7SWenyou Yang 	int ret;
4400eafd4b7SWenyou Yang 
4410eafd4b7SWenyou Yang 	ret = clk_get_by_index(bus, 0, &clk);
4420eafd4b7SWenyou Yang 	if (ret)
4430eafd4b7SWenyou Yang 		return -EINVAL;
4440eafd4b7SWenyou Yang 
4450eafd4b7SWenyou Yang 	ret = clk_enable(&clk);
4460eafd4b7SWenyou Yang 	if (ret)
4470eafd4b7SWenyou Yang 		return ret;
4480eafd4b7SWenyou Yang 
4490eafd4b7SWenyou Yang 	clk_rate = clk_get_rate(&clk);
4500eafd4b7SWenyou Yang 	if (!clk_rate)
4510eafd4b7SWenyou Yang 		return -EINVAL;
4520eafd4b7SWenyou Yang 
4530eafd4b7SWenyou Yang 	priv->bus_clk_rate = clk_rate;
4540eafd4b7SWenyou Yang 
4550eafd4b7SWenyou Yang 	clk_free(&clk);
4560eafd4b7SWenyou Yang 
4570eafd4b7SWenyou Yang 	return 0;
4580eafd4b7SWenyou Yang }
4590eafd4b7SWenyou Yang 
atmel_spi_probe(struct udevice * bus)4600eafd4b7SWenyou Yang static int atmel_spi_probe(struct udevice *bus)
4610eafd4b7SWenyou Yang {
4620eafd4b7SWenyou Yang 	struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
4639bf48e2eSJagan Teki 	int ret;
4640eafd4b7SWenyou Yang 
4650eafd4b7SWenyou Yang 	ret = atmel_spi_enable_clk(bus);
4660eafd4b7SWenyou Yang 	if (ret)
4670eafd4b7SWenyou Yang 		return ret;
4680eafd4b7SWenyou Yang 
469a821c4afSSimon Glass 	bus_plat->regs = (struct at91_spi *)devfdt_get_addr(bus);
4700eafd4b7SWenyou Yang 
4719bf48e2eSJagan Teki #ifdef CONFIG_DM_GPIO
4729bf48e2eSJagan Teki 	struct atmel_spi_priv *priv = dev_get_priv(bus);
4739bf48e2eSJagan Teki 	int i;
4749bf48e2eSJagan Teki 
4750eafd4b7SWenyou Yang 	ret = gpio_request_list_by_name(bus, "cs-gpios", priv->cs_gpios,
4760eafd4b7SWenyou Yang 					ARRAY_SIZE(priv->cs_gpios), 0);
4770eafd4b7SWenyou Yang 	if (ret < 0) {
4789b643e31SMasahiro Yamada 		pr_err("Can't get %s gpios! Error: %d", bus->name, ret);
4790eafd4b7SWenyou Yang 		return ret;
4800eafd4b7SWenyou Yang 	}
4810eafd4b7SWenyou Yang 
4820eafd4b7SWenyou Yang 	for(i = 0; i < ARRAY_SIZE(priv->cs_gpios); i++) {
48361a77ce1SWenyou Yang 		if (!dm_gpio_is_valid(&priv->cs_gpios[i]))
48461a77ce1SWenyou Yang 			continue;
48561a77ce1SWenyou Yang 
4860eafd4b7SWenyou Yang 		dm_gpio_set_dir_flags(&priv->cs_gpios[i],
4870eafd4b7SWenyou Yang 				      GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
4880eafd4b7SWenyou Yang 	}
4899bf48e2eSJagan Teki #endif
4900eafd4b7SWenyou Yang 
4910eafd4b7SWenyou Yang 	writel(ATMEL_SPI_CR_SWRST, &bus_plat->regs->cr);
4920eafd4b7SWenyou Yang 
4930eafd4b7SWenyou Yang 	return 0;
4940eafd4b7SWenyou Yang }
4950eafd4b7SWenyou Yang 
4960eafd4b7SWenyou Yang static const struct udevice_id atmel_spi_ids[] = {
4970eafd4b7SWenyou Yang 	{ .compatible = "atmel,at91rm9200-spi" },
4980eafd4b7SWenyou Yang 	{ }
4990eafd4b7SWenyou Yang };
5000eafd4b7SWenyou Yang 
5010eafd4b7SWenyou Yang U_BOOT_DRIVER(atmel_spi) = {
5020eafd4b7SWenyou Yang 	.name	= "atmel_spi",
5030eafd4b7SWenyou Yang 	.id	= UCLASS_SPI,
5040eafd4b7SWenyou Yang 	.of_match = atmel_spi_ids,
5050eafd4b7SWenyou Yang 	.ops	= &atmel_spi_ops,
5060eafd4b7SWenyou Yang 	.platdata_auto_alloc_size = sizeof(struct atmel_spi_platdata),
5070eafd4b7SWenyou Yang 	.priv_auto_alloc_size = sizeof(struct atmel_spi_priv),
5080eafd4b7SWenyou Yang 	.probe	= atmel_spi_probe,
5090eafd4b7SWenyou Yang };
510e80fa2c2STom Rini #endif
511