1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+ 2a2d8e0a7SRajeshwari Shinde /* 3a2d8e0a7SRajeshwari Shinde * Copyright (C) 2012 Samsung Electronics 4a2d8e0a7SRajeshwari Shinde * R. Chandrasekar <rcsekar@samsung.com> 5a2d8e0a7SRajeshwari Shinde */ 6150c5afeSSimon Glass #include <common.h> 7a2d8e0a7SRajeshwari Shinde #include <asm/arch/clk.h> 8a2d8e0a7SRajeshwari Shinde #include <asm/arch/cpu.h> 9a2d8e0a7SRajeshwari Shinde #include <asm/gpio.h> 10a2d8e0a7SRajeshwari Shinde #include <asm/io.h> 11a2d8e0a7SRajeshwari Shinde #include <div64.h> 126647c7acSRajeshwari Shinde #include <fdtdec.h> 13a2d8e0a7SRajeshwari Shinde #include <i2c.h> 14a2d8e0a7SRajeshwari Shinde #include <i2s.h> 15a2d8e0a7SRajeshwari Shinde #include <sound.h> 166647c7acSRajeshwari Shinde #include <asm/arch/sound.h> 17a2d8e0a7SRajeshwari Shinde #include "wm8994.h" 18a2d8e0a7SRajeshwari Shinde #include "wm8994_registers.h" 19a2d8e0a7SRajeshwari Shinde 20a2d8e0a7SRajeshwari Shinde /* defines for wm8994 system clock selection */ 21a2d8e0a7SRajeshwari Shinde #define SEL_MCLK1 0x00 22a2d8e0a7SRajeshwari Shinde #define SEL_MCLK2 0x08 23a2d8e0a7SRajeshwari Shinde #define SEL_FLL1 0x10 24a2d8e0a7SRajeshwari Shinde #define SEL_FLL2 0x18 25a2d8e0a7SRajeshwari Shinde 26a2d8e0a7SRajeshwari Shinde /* fll config to configure fll */ 27a2d8e0a7SRajeshwari Shinde struct wm8994_fll_config { 28a2d8e0a7SRajeshwari Shinde int src; /* Source */ 29a2d8e0a7SRajeshwari Shinde int in; /* Input frequency in Hz */ 30a2d8e0a7SRajeshwari Shinde int out; /* output frequency in Hz */ 31a2d8e0a7SRajeshwari Shinde }; 32a2d8e0a7SRajeshwari Shinde 33a2d8e0a7SRajeshwari Shinde /* codec private data */ 34a2d8e0a7SRajeshwari Shinde struct wm8994_priv { 35a2d8e0a7SRajeshwari Shinde enum wm8994_type type; /* codec type of wolfson */ 36a2d8e0a7SRajeshwari Shinde int revision; /* Revision */ 37a2d8e0a7SRajeshwari Shinde int sysclk[WM8994_MAX_AIF]; /* System clock frequency in Hz */ 38a2d8e0a7SRajeshwari Shinde int mclk[WM8994_MAX_AIF]; /* master clock frequency in Hz */ 39a2d8e0a7SRajeshwari Shinde int aifclk[WM8994_MAX_AIF]; /* audio interface clock in Hz */ 40a2d8e0a7SRajeshwari Shinde struct wm8994_fll_config fll[2]; /* fll config to configure fll */ 41a2d8e0a7SRajeshwari Shinde }; 42a2d8e0a7SRajeshwari Shinde 43a2d8e0a7SRajeshwari Shinde /* wm 8994 supported sampling rate values */ 44a2d8e0a7SRajeshwari Shinde static unsigned int src_rate[] = { 45a2d8e0a7SRajeshwari Shinde 8000, 11025, 12000, 16000, 22050, 24000, 46a2d8e0a7SRajeshwari Shinde 32000, 44100, 48000, 88200, 96000 47a2d8e0a7SRajeshwari Shinde }; 48a2d8e0a7SRajeshwari Shinde 49a2d8e0a7SRajeshwari Shinde /* op clock divisions */ 50a2d8e0a7SRajeshwari Shinde static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 }; 51a2d8e0a7SRajeshwari Shinde 52a2d8e0a7SRajeshwari Shinde /* lr clock frame size ratio */ 53a2d8e0a7SRajeshwari Shinde static int fs_ratios[] = { 54a2d8e0a7SRajeshwari Shinde 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536 55a2d8e0a7SRajeshwari Shinde }; 56a2d8e0a7SRajeshwari Shinde 57a2d8e0a7SRajeshwari Shinde /* bit clock divisors */ 58a2d8e0a7SRajeshwari Shinde static int bclk_divs[] = { 59a2d8e0a7SRajeshwari Shinde 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480, 60a2d8e0a7SRajeshwari Shinde 640, 880, 960, 1280, 1760, 1920 61a2d8e0a7SRajeshwari Shinde }; 62a2d8e0a7SRajeshwari Shinde 63a2d8e0a7SRajeshwari Shinde static struct wm8994_priv g_wm8994_info; 64a2d8e0a7SRajeshwari Shinde static unsigned char g_wm8994_i2c_dev_addr; 656647c7acSRajeshwari Shinde static struct sound_codec_info g_codec_info; 66a2d8e0a7SRajeshwari Shinde 67a2d8e0a7SRajeshwari Shinde /* 68a2d8e0a7SRajeshwari Shinde * Initialise I2C for wm 8994 69a2d8e0a7SRajeshwari Shinde * 70a2d8e0a7SRajeshwari Shinde * @param bus no i2c bus number in which wm8994 is connected 71a2d8e0a7SRajeshwari Shinde */ 72a2d8e0a7SRajeshwari Shinde static void wm8994_i2c_init(int bus_no) 73a2d8e0a7SRajeshwari Shinde { 74a2d8e0a7SRajeshwari Shinde i2c_set_bus_num(bus_no); 75a2d8e0a7SRajeshwari Shinde } 76a2d8e0a7SRajeshwari Shinde 77a2d8e0a7SRajeshwari Shinde /* 78a2d8e0a7SRajeshwari Shinde * Writes value to a device register through i2c 79a2d8e0a7SRajeshwari Shinde * 80a2d8e0a7SRajeshwari Shinde * @param reg reg number to be write 81a2d8e0a7SRajeshwari Shinde * @param data data to be writen to the above registor 82a2d8e0a7SRajeshwari Shinde * 83a2d8e0a7SRajeshwari Shinde * @return int value 1 for change, 0 for no change or negative error code. 84a2d8e0a7SRajeshwari Shinde */ 85a2d8e0a7SRajeshwari Shinde static int wm8994_i2c_write(unsigned int reg, unsigned short data) 86a2d8e0a7SRajeshwari Shinde { 87a2d8e0a7SRajeshwari Shinde unsigned char val[2]; 88a2d8e0a7SRajeshwari Shinde 89a2d8e0a7SRajeshwari Shinde val[0] = (unsigned char)((data >> 8) & 0xff); 90a2d8e0a7SRajeshwari Shinde val[1] = (unsigned char)(data & 0xff); 91a2d8e0a7SRajeshwari Shinde debug("Write Addr : 0x%04X, Data : 0x%04X\n", reg, data); 92a2d8e0a7SRajeshwari Shinde 93a2d8e0a7SRajeshwari Shinde return i2c_write(g_wm8994_i2c_dev_addr, reg, 2, val, 2); 94a2d8e0a7SRajeshwari Shinde } 95a2d8e0a7SRajeshwari Shinde 96a2d8e0a7SRajeshwari Shinde /* 97a2d8e0a7SRajeshwari Shinde * Read a value from a device register through i2c 98a2d8e0a7SRajeshwari Shinde * 99a2d8e0a7SRajeshwari Shinde * @param reg reg number to be read 100a2d8e0a7SRajeshwari Shinde * @param data address of read data to be stored 101a2d8e0a7SRajeshwari Shinde * 102a2d8e0a7SRajeshwari Shinde * @return int value 0 for success, -1 in case of error. 103a2d8e0a7SRajeshwari Shinde */ 104a2d8e0a7SRajeshwari Shinde static unsigned int wm8994_i2c_read(unsigned int reg , unsigned short *data) 105a2d8e0a7SRajeshwari Shinde { 106a2d8e0a7SRajeshwari Shinde unsigned char val[2]; 107a2d8e0a7SRajeshwari Shinde int ret; 108a2d8e0a7SRajeshwari Shinde 109a2d8e0a7SRajeshwari Shinde ret = i2c_read(g_wm8994_i2c_dev_addr, reg, 2, val, 2); 110a2d8e0a7SRajeshwari Shinde if (ret != 0) { 111a2d8e0a7SRajeshwari Shinde debug("%s: Error while reading register %#04x\n", 112a2d8e0a7SRajeshwari Shinde __func__, reg); 113a2d8e0a7SRajeshwari Shinde return -1; 114a2d8e0a7SRajeshwari Shinde } 115a2d8e0a7SRajeshwari Shinde 116a2d8e0a7SRajeshwari Shinde *data = val[0]; 117a2d8e0a7SRajeshwari Shinde *data <<= 8; 118a2d8e0a7SRajeshwari Shinde *data |= val[1]; 119a2d8e0a7SRajeshwari Shinde 120a2d8e0a7SRajeshwari Shinde return 0; 121a2d8e0a7SRajeshwari Shinde } 122a2d8e0a7SRajeshwari Shinde 123a2d8e0a7SRajeshwari Shinde /* 124a2d8e0a7SRajeshwari Shinde * update device register bits through i2c 125a2d8e0a7SRajeshwari Shinde * 126a2d8e0a7SRajeshwari Shinde * @param reg codec register 127a2d8e0a7SRajeshwari Shinde * @param mask register mask 128a2d8e0a7SRajeshwari Shinde * @param value new value 129a2d8e0a7SRajeshwari Shinde * 130a2d8e0a7SRajeshwari Shinde * @return int value 1 if change in the register value, 131a2d8e0a7SRajeshwari Shinde * 0 for no change or negative error code. 132a2d8e0a7SRajeshwari Shinde */ 133a2d8e0a7SRajeshwari Shinde static int wm8994_update_bits(unsigned int reg, unsigned short mask, 134a2d8e0a7SRajeshwari Shinde unsigned short value) 135a2d8e0a7SRajeshwari Shinde { 136a2d8e0a7SRajeshwari Shinde int change , ret = 0; 137a2d8e0a7SRajeshwari Shinde unsigned short old, new; 138a2d8e0a7SRajeshwari Shinde 139a2d8e0a7SRajeshwari Shinde if (wm8994_i2c_read(reg, &old) != 0) 140a2d8e0a7SRajeshwari Shinde return -1; 141a2d8e0a7SRajeshwari Shinde new = (old & ~mask) | (value & mask); 142a2d8e0a7SRajeshwari Shinde change = (old != new) ? 1 : 0; 143a2d8e0a7SRajeshwari Shinde if (change) 144a2d8e0a7SRajeshwari Shinde ret = wm8994_i2c_write(reg, new); 145a2d8e0a7SRajeshwari Shinde if (ret < 0) 146a2d8e0a7SRajeshwari Shinde return ret; 147a2d8e0a7SRajeshwari Shinde 148a2d8e0a7SRajeshwari Shinde return change; 149a2d8e0a7SRajeshwari Shinde } 150a2d8e0a7SRajeshwari Shinde 151a2d8e0a7SRajeshwari Shinde /* 152a2d8e0a7SRajeshwari Shinde * Sets i2s set format 153a2d8e0a7SRajeshwari Shinde * 154a2d8e0a7SRajeshwari Shinde * @param aif_id Interface ID 155a2d8e0a7SRajeshwari Shinde * @param fmt i2S format 156a2d8e0a7SRajeshwari Shinde * 157a2d8e0a7SRajeshwari Shinde * @return -1 for error and 0 Success. 158a2d8e0a7SRajeshwari Shinde */ 159a2d8e0a7SRajeshwari Shinde int wm8994_set_fmt(int aif_id, unsigned int fmt) 160a2d8e0a7SRajeshwari Shinde { 161a2d8e0a7SRajeshwari Shinde int ms_reg; 162a2d8e0a7SRajeshwari Shinde int aif_reg; 163a2d8e0a7SRajeshwari Shinde int ms = 0; 164a2d8e0a7SRajeshwari Shinde int aif = 0; 165a2d8e0a7SRajeshwari Shinde int aif_clk = 0; 166a2d8e0a7SRajeshwari Shinde int error = 0; 167a2d8e0a7SRajeshwari Shinde 168a2d8e0a7SRajeshwari Shinde switch (aif_id) { 169a2d8e0a7SRajeshwari Shinde case 1: 170a2d8e0a7SRajeshwari Shinde ms_reg = WM8994_AIF1_MASTER_SLAVE; 171a2d8e0a7SRajeshwari Shinde aif_reg = WM8994_AIF1_CONTROL_1; 172a2d8e0a7SRajeshwari Shinde aif_clk = WM8994_AIF1_CLOCKING_1; 173a2d8e0a7SRajeshwari Shinde break; 174a2d8e0a7SRajeshwari Shinde case 2: 175a2d8e0a7SRajeshwari Shinde ms_reg = WM8994_AIF2_MASTER_SLAVE; 176a2d8e0a7SRajeshwari Shinde aif_reg = WM8994_AIF2_CONTROL_1; 177a2d8e0a7SRajeshwari Shinde aif_clk = WM8994_AIF2_CLOCKING_1; 178a2d8e0a7SRajeshwari Shinde break; 179a2d8e0a7SRajeshwari Shinde default: 180a2d8e0a7SRajeshwari Shinde debug("%s: Invalid audio interface selection\n", __func__); 181a2d8e0a7SRajeshwari Shinde return -1; 182a2d8e0a7SRajeshwari Shinde } 183a2d8e0a7SRajeshwari Shinde 184a2d8e0a7SRajeshwari Shinde switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) { 185a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_CBS_CFS: 186a2d8e0a7SRajeshwari Shinde break; 187a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_CBM_CFM: 188a2d8e0a7SRajeshwari Shinde ms = WM8994_AIF1_MSTR; 189a2d8e0a7SRajeshwari Shinde break; 190a2d8e0a7SRajeshwari Shinde default: 191a2d8e0a7SRajeshwari Shinde debug("%s: Invalid i2s master selection\n", __func__); 192a2d8e0a7SRajeshwari Shinde return -1; 193a2d8e0a7SRajeshwari Shinde } 194a2d8e0a7SRajeshwari Shinde 195a2d8e0a7SRajeshwari Shinde switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { 196a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_DSP_B: 197a2d8e0a7SRajeshwari Shinde aif |= WM8994_AIF1_LRCLK_INV; 198a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_DSP_A: 199a2d8e0a7SRajeshwari Shinde aif |= 0x18; 200a2d8e0a7SRajeshwari Shinde break; 201a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_I2S: 202a2d8e0a7SRajeshwari Shinde aif |= 0x10; 203a2d8e0a7SRajeshwari Shinde break; 204a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_RIGHT_J: 205a2d8e0a7SRajeshwari Shinde break; 206a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_LEFT_J: 207a2d8e0a7SRajeshwari Shinde aif |= 0x8; 208a2d8e0a7SRajeshwari Shinde break; 209a2d8e0a7SRajeshwari Shinde default: 210a2d8e0a7SRajeshwari Shinde debug("%s: Invalid i2s format selection\n", __func__); 211a2d8e0a7SRajeshwari Shinde return -1; 212a2d8e0a7SRajeshwari Shinde } 213a2d8e0a7SRajeshwari Shinde 214a2d8e0a7SRajeshwari Shinde switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { 215a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_DSP_A: 216a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_DSP_B: 217a2d8e0a7SRajeshwari Shinde /* frame inversion not valid for DSP modes */ 218a2d8e0a7SRajeshwari Shinde switch (fmt & SND_SOC_DAIFMT_INV_MASK) { 219a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_NB_NF: 220a2d8e0a7SRajeshwari Shinde break; 221a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_IB_NF: 222a2d8e0a7SRajeshwari Shinde aif |= WM8994_AIF1_BCLK_INV; 223a2d8e0a7SRajeshwari Shinde break; 224a2d8e0a7SRajeshwari Shinde default: 225a2d8e0a7SRajeshwari Shinde debug("%s: Invalid i2s frame inverse selection\n", 226a2d8e0a7SRajeshwari Shinde __func__); 227a2d8e0a7SRajeshwari Shinde return -1; 228a2d8e0a7SRajeshwari Shinde } 229a2d8e0a7SRajeshwari Shinde break; 230a2d8e0a7SRajeshwari Shinde 231a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_I2S: 232a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_RIGHT_J: 233a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_LEFT_J: 234a2d8e0a7SRajeshwari Shinde switch (fmt & SND_SOC_DAIFMT_INV_MASK) { 235a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_NB_NF: 236a2d8e0a7SRajeshwari Shinde break; 237a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_IB_IF: 238a2d8e0a7SRajeshwari Shinde aif |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV; 239a2d8e0a7SRajeshwari Shinde break; 240a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_IB_NF: 241a2d8e0a7SRajeshwari Shinde aif |= WM8994_AIF1_BCLK_INV; 242a2d8e0a7SRajeshwari Shinde break; 243a2d8e0a7SRajeshwari Shinde case SND_SOC_DAIFMT_NB_IF: 244a2d8e0a7SRajeshwari Shinde aif |= WM8994_AIF1_LRCLK_INV; 245a2d8e0a7SRajeshwari Shinde break; 246a2d8e0a7SRajeshwari Shinde default: 247a2d8e0a7SRajeshwari Shinde debug("%s: Invalid i2s clock polarity selection\n", 248a2d8e0a7SRajeshwari Shinde __func__); 249a2d8e0a7SRajeshwari Shinde return -1; 250a2d8e0a7SRajeshwari Shinde } 251a2d8e0a7SRajeshwari Shinde break; 252a2d8e0a7SRajeshwari Shinde default: 253a2d8e0a7SRajeshwari Shinde debug("%s: Invalid i2s format selection\n", __func__); 254a2d8e0a7SRajeshwari Shinde return -1; 255a2d8e0a7SRajeshwari Shinde } 256a2d8e0a7SRajeshwari Shinde 257a2d8e0a7SRajeshwari Shinde error = wm8994_update_bits(aif_reg, WM8994_AIF1_BCLK_INV | 258a2d8e0a7SRajeshwari Shinde WM8994_AIF1_LRCLK_INV_MASK | WM8994_AIF1_FMT_MASK, aif); 259a2d8e0a7SRajeshwari Shinde 260a2d8e0a7SRajeshwari Shinde error |= wm8994_update_bits(ms_reg, WM8994_AIF1_MSTR_MASK, ms); 261a2d8e0a7SRajeshwari Shinde error |= wm8994_update_bits(aif_clk, WM8994_AIF1CLK_ENA_MASK, 262a2d8e0a7SRajeshwari Shinde WM8994_AIF1CLK_ENA); 263a2d8e0a7SRajeshwari Shinde if (error < 0) { 264a2d8e0a7SRajeshwari Shinde debug("%s: codec register access error\n", __func__); 265a2d8e0a7SRajeshwari Shinde return -1; 266a2d8e0a7SRajeshwari Shinde } 267a2d8e0a7SRajeshwari Shinde 268a2d8e0a7SRajeshwari Shinde return 0; 269a2d8e0a7SRajeshwari Shinde } 270a2d8e0a7SRajeshwari Shinde 271a2d8e0a7SRajeshwari Shinde /* 272a2d8e0a7SRajeshwari Shinde * Sets hw params FOR WM8994 273a2d8e0a7SRajeshwari Shinde * 274a2d8e0a7SRajeshwari Shinde * @param wm8994 wm8994 information pointer 275a2d8e0a7SRajeshwari Shinde * @param aif_id Audio interface ID 276a2d8e0a7SRajeshwari Shinde * @param sampling_rate Sampling rate 277a2d8e0a7SRajeshwari Shinde * @param bits_per_sample Bits per sample 278a2d8e0a7SRajeshwari Shinde * @param Channels Channels in the given audio input 279a2d8e0a7SRajeshwari Shinde * 280a2d8e0a7SRajeshwari Shinde * @return -1 for error and 0 Success. 281a2d8e0a7SRajeshwari Shinde */ 282a2d8e0a7SRajeshwari Shinde static int wm8994_hw_params(struct wm8994_priv *wm8994, int aif_id, 283a2d8e0a7SRajeshwari Shinde unsigned int sampling_rate, unsigned int bits_per_sample, 284a2d8e0a7SRajeshwari Shinde unsigned int channels) 285a2d8e0a7SRajeshwari Shinde { 286a2d8e0a7SRajeshwari Shinde int aif1_reg; 287a2d8e0a7SRajeshwari Shinde int aif2_reg; 288a2d8e0a7SRajeshwari Shinde int bclk_reg; 289a2d8e0a7SRajeshwari Shinde int bclk = 0; 290a2d8e0a7SRajeshwari Shinde int rate_reg; 291a2d8e0a7SRajeshwari Shinde int aif1 = 0; 292a2d8e0a7SRajeshwari Shinde int aif2 = 0; 293a2d8e0a7SRajeshwari Shinde int rate_val = 0; 294a2d8e0a7SRajeshwari Shinde int id = aif_id - 1; 295a2d8e0a7SRajeshwari Shinde int i, cur_val, best_val, bclk_rate, best; 296a2d8e0a7SRajeshwari Shinde unsigned short reg_data; 297a2d8e0a7SRajeshwari Shinde int ret = 0; 298a2d8e0a7SRajeshwari Shinde 299a2d8e0a7SRajeshwari Shinde switch (aif_id) { 300a2d8e0a7SRajeshwari Shinde case 1: 301a2d8e0a7SRajeshwari Shinde aif1_reg = WM8994_AIF1_CONTROL_1; 302a2d8e0a7SRajeshwari Shinde aif2_reg = WM8994_AIF1_CONTROL_2; 303a2d8e0a7SRajeshwari Shinde bclk_reg = WM8994_AIF1_BCLK; 304a2d8e0a7SRajeshwari Shinde rate_reg = WM8994_AIF1_RATE; 305a2d8e0a7SRajeshwari Shinde break; 306a2d8e0a7SRajeshwari Shinde case 2: 307a2d8e0a7SRajeshwari Shinde aif1_reg = WM8994_AIF2_CONTROL_1; 308a2d8e0a7SRajeshwari Shinde aif2_reg = WM8994_AIF2_CONTROL_2; 309a2d8e0a7SRajeshwari Shinde bclk_reg = WM8994_AIF2_BCLK; 310a2d8e0a7SRajeshwari Shinde rate_reg = WM8994_AIF2_RATE; 311a2d8e0a7SRajeshwari Shinde break; 312a2d8e0a7SRajeshwari Shinde default: 313a2d8e0a7SRajeshwari Shinde return -1; 314a2d8e0a7SRajeshwari Shinde } 315a2d8e0a7SRajeshwari Shinde 316a2d8e0a7SRajeshwari Shinde bclk_rate = sampling_rate * 32; 317a2d8e0a7SRajeshwari Shinde switch (bits_per_sample) { 318a2d8e0a7SRajeshwari Shinde case 16: 319a2d8e0a7SRajeshwari Shinde bclk_rate *= 16; 320a2d8e0a7SRajeshwari Shinde break; 321a2d8e0a7SRajeshwari Shinde case 20: 322a2d8e0a7SRajeshwari Shinde bclk_rate *= 20; 323a2d8e0a7SRajeshwari Shinde aif1 |= 0x20; 324a2d8e0a7SRajeshwari Shinde break; 325a2d8e0a7SRajeshwari Shinde case 24: 326a2d8e0a7SRajeshwari Shinde bclk_rate *= 24; 327a2d8e0a7SRajeshwari Shinde aif1 |= 0x40; 328a2d8e0a7SRajeshwari Shinde break; 329a2d8e0a7SRajeshwari Shinde case 32: 330a2d8e0a7SRajeshwari Shinde bclk_rate *= 32; 331a2d8e0a7SRajeshwari Shinde aif1 |= 0x60; 332a2d8e0a7SRajeshwari Shinde break; 333a2d8e0a7SRajeshwari Shinde default: 334a2d8e0a7SRajeshwari Shinde return -1; 335a2d8e0a7SRajeshwari Shinde } 336a2d8e0a7SRajeshwari Shinde 337a2d8e0a7SRajeshwari Shinde /* Try to find an appropriate sample rate; look for an exact match. */ 338a2d8e0a7SRajeshwari Shinde for (i = 0; i < ARRAY_SIZE(src_rate); i++) 339a2d8e0a7SRajeshwari Shinde if (src_rate[i] == sampling_rate) 340a2d8e0a7SRajeshwari Shinde break; 341a2d8e0a7SRajeshwari Shinde 342a2d8e0a7SRajeshwari Shinde if (i == ARRAY_SIZE(src_rate)) { 343a2d8e0a7SRajeshwari Shinde debug("%s: Could not get the best matching samplingrate\n", 344a2d8e0a7SRajeshwari Shinde __func__); 345a2d8e0a7SRajeshwari Shinde return -1; 346a2d8e0a7SRajeshwari Shinde } 347a2d8e0a7SRajeshwari Shinde 348a2d8e0a7SRajeshwari Shinde rate_val |= i << WM8994_AIF1_SR_SHIFT; 349a2d8e0a7SRajeshwari Shinde 350a2d8e0a7SRajeshwari Shinde /* AIFCLK/fs ratio; look for a close match in either direction */ 351a2d8e0a7SRajeshwari Shinde best = 0; 352a2d8e0a7SRajeshwari Shinde best_val = abs((fs_ratios[0] * sampling_rate) 353a2d8e0a7SRajeshwari Shinde - wm8994->aifclk[id]); 354a2d8e0a7SRajeshwari Shinde 355a2d8e0a7SRajeshwari Shinde for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) { 356a2d8e0a7SRajeshwari Shinde cur_val = abs((fs_ratios[i] * sampling_rate) 357a2d8e0a7SRajeshwari Shinde - wm8994->aifclk[id]); 358a2d8e0a7SRajeshwari Shinde if (cur_val >= best_val) 359a2d8e0a7SRajeshwari Shinde continue; 360a2d8e0a7SRajeshwari Shinde best = i; 361a2d8e0a7SRajeshwari Shinde best_val = cur_val; 362a2d8e0a7SRajeshwari Shinde } 363a2d8e0a7SRajeshwari Shinde 364a2d8e0a7SRajeshwari Shinde rate_val |= best; 365a2d8e0a7SRajeshwari Shinde 366a2d8e0a7SRajeshwari Shinde /* 367a2d8e0a7SRajeshwari Shinde * We may not get quite the right frequency if using 368a2d8e0a7SRajeshwari Shinde * approximate clocks so look for the closest match that is 369a2d8e0a7SRajeshwari Shinde * higher than the target (we need to ensure that there enough 370a2d8e0a7SRajeshwari Shinde * BCLKs to clock out the samples). 371a2d8e0a7SRajeshwari Shinde */ 372a2d8e0a7SRajeshwari Shinde best = 0; 373a2d8e0a7SRajeshwari Shinde for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) { 374a2d8e0a7SRajeshwari Shinde cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate; 375a2d8e0a7SRajeshwari Shinde if (cur_val < 0) /* BCLK table is sorted */ 376a2d8e0a7SRajeshwari Shinde break; 377a2d8e0a7SRajeshwari Shinde best = i; 378a2d8e0a7SRajeshwari Shinde } 379a2d8e0a7SRajeshwari Shinde 380a2d8e0a7SRajeshwari Shinde if (i == ARRAY_SIZE(bclk_divs)) { 381a2d8e0a7SRajeshwari Shinde debug("%s: Could not get the best matching bclk division\n", 382a2d8e0a7SRajeshwari Shinde __func__); 383a2d8e0a7SRajeshwari Shinde return -1; 384a2d8e0a7SRajeshwari Shinde } 385a2d8e0a7SRajeshwari Shinde 386a2d8e0a7SRajeshwari Shinde bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best]; 387a2d8e0a7SRajeshwari Shinde bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT; 388a2d8e0a7SRajeshwari Shinde 389a2d8e0a7SRajeshwari Shinde if (wm8994_i2c_read(aif1_reg, ®_data) != 0) { 390a2d8e0a7SRajeshwari Shinde debug("%s: AIF1 register read Failed\n", __func__); 391a2d8e0a7SRajeshwari Shinde return -1; 392a2d8e0a7SRajeshwari Shinde } 393a2d8e0a7SRajeshwari Shinde 394a2d8e0a7SRajeshwari Shinde if ((channels == 1) && ((reg_data & 0x18) == 0x18)) 395a2d8e0a7SRajeshwari Shinde aif2 |= WM8994_AIF1_MONO; 396a2d8e0a7SRajeshwari Shinde 397a2d8e0a7SRajeshwari Shinde if (wm8994->aifclk[id] == 0) { 398a2d8e0a7SRajeshwari Shinde debug("%s:Audio interface clock not set\n", __func__); 399a2d8e0a7SRajeshwari Shinde return -1; 400a2d8e0a7SRajeshwari Shinde } 401a2d8e0a7SRajeshwari Shinde 402a2d8e0a7SRajeshwari Shinde ret = wm8994_update_bits(aif1_reg, WM8994_AIF1_WL_MASK, aif1); 403a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(aif2_reg, WM8994_AIF1_MONO, aif2); 404a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk); 405a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(rate_reg, WM8994_AIF1_SR_MASK | 406a2d8e0a7SRajeshwari Shinde WM8994_AIF1CLK_RATE_MASK, rate_val); 407a2d8e0a7SRajeshwari Shinde 408a2d8e0a7SRajeshwari Shinde debug("rate vale = %x , bclk val= %x\n", rate_val, bclk); 409a2d8e0a7SRajeshwari Shinde 410a2d8e0a7SRajeshwari Shinde if (ret < 0) { 411a2d8e0a7SRajeshwari Shinde debug("%s: codec register access error\n", __func__); 412a2d8e0a7SRajeshwari Shinde return -1; 413a2d8e0a7SRajeshwari Shinde } 414a2d8e0a7SRajeshwari Shinde 415a2d8e0a7SRajeshwari Shinde return 0; 416a2d8e0a7SRajeshwari Shinde } 417a2d8e0a7SRajeshwari Shinde 418a2d8e0a7SRajeshwari Shinde /* 419a2d8e0a7SRajeshwari Shinde * Configures Audio interface Clock 420a2d8e0a7SRajeshwari Shinde * 421a2d8e0a7SRajeshwari Shinde * @param wm8994 wm8994 information pointer 422a2d8e0a7SRajeshwari Shinde * @param aif Audio Interface ID 423a2d8e0a7SRajeshwari Shinde * 424a2d8e0a7SRajeshwari Shinde * @return -1 for error and 0 Success. 425a2d8e0a7SRajeshwari Shinde */ 426a2d8e0a7SRajeshwari Shinde static int configure_aif_clock(struct wm8994_priv *wm8994, int aif) 427a2d8e0a7SRajeshwari Shinde { 428a2d8e0a7SRajeshwari Shinde int rate; 429a2d8e0a7SRajeshwari Shinde int reg1 = 0; 430a2d8e0a7SRajeshwari Shinde int offset; 431a2d8e0a7SRajeshwari Shinde int ret; 432a2d8e0a7SRajeshwari Shinde 433a2d8e0a7SRajeshwari Shinde /* AIF(1/0) register adress offset calculated */ 434d981d80dSDani Krishna Mohan if (aif-1) 435a2d8e0a7SRajeshwari Shinde offset = 4; 436a2d8e0a7SRajeshwari Shinde else 437a2d8e0a7SRajeshwari Shinde offset = 0; 438a2d8e0a7SRajeshwari Shinde 439d981d80dSDani Krishna Mohan switch (wm8994->sysclk[aif-1]) { 440a2d8e0a7SRajeshwari Shinde case WM8994_SYSCLK_MCLK1: 441a2d8e0a7SRajeshwari Shinde reg1 |= SEL_MCLK1; 442a2d8e0a7SRajeshwari Shinde rate = wm8994->mclk[0]; 443a2d8e0a7SRajeshwari Shinde break; 444a2d8e0a7SRajeshwari Shinde 445a2d8e0a7SRajeshwari Shinde case WM8994_SYSCLK_MCLK2: 446a2d8e0a7SRajeshwari Shinde reg1 |= SEL_MCLK2; 447a2d8e0a7SRajeshwari Shinde rate = wm8994->mclk[1]; 448a2d8e0a7SRajeshwari Shinde break; 449a2d8e0a7SRajeshwari Shinde 450a2d8e0a7SRajeshwari Shinde case WM8994_SYSCLK_FLL1: 451a2d8e0a7SRajeshwari Shinde reg1 |= SEL_FLL1; 452a2d8e0a7SRajeshwari Shinde rate = wm8994->fll[0].out; 453a2d8e0a7SRajeshwari Shinde break; 454a2d8e0a7SRajeshwari Shinde 455a2d8e0a7SRajeshwari Shinde case WM8994_SYSCLK_FLL2: 456a2d8e0a7SRajeshwari Shinde reg1 |= SEL_FLL2; 457a2d8e0a7SRajeshwari Shinde rate = wm8994->fll[1].out; 458a2d8e0a7SRajeshwari Shinde break; 459a2d8e0a7SRajeshwari Shinde 460a2d8e0a7SRajeshwari Shinde default: 461a2d8e0a7SRajeshwari Shinde debug("%s: Invalid input clock selection [%d]\n", 462d981d80dSDani Krishna Mohan __func__, wm8994->sysclk[aif-1]); 463a2d8e0a7SRajeshwari Shinde return -1; 464a2d8e0a7SRajeshwari Shinde } 465a2d8e0a7SRajeshwari Shinde 466a2d8e0a7SRajeshwari Shinde /* if input clock frequenct is more than 135Mhz then divide */ 467a2d8e0a7SRajeshwari Shinde if (rate >= WM8994_MAX_INPUT_CLK_FREQ) { 468a2d8e0a7SRajeshwari Shinde rate /= 2; 469a2d8e0a7SRajeshwari Shinde reg1 |= WM8994_AIF1CLK_DIV; 470a2d8e0a7SRajeshwari Shinde } 471a2d8e0a7SRajeshwari Shinde 472d981d80dSDani Krishna Mohan wm8994->aifclk[aif-1] = rate; 473a2d8e0a7SRajeshwari Shinde 474a2d8e0a7SRajeshwari Shinde ret = wm8994_update_bits(WM8994_AIF1_CLOCKING_1 + offset, 475a2d8e0a7SRajeshwari Shinde WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV, 476a2d8e0a7SRajeshwari Shinde reg1); 477a2d8e0a7SRajeshwari Shinde 478d981d80dSDani Krishna Mohan if (aif == WM8994_AIF1) 479d981d80dSDani Krishna Mohan ret |= wm8994_update_bits(WM8994_CLOCKING_1, 480d981d80dSDani Krishna Mohan WM8994_AIF1DSPCLK_ENA_MASK | WM8994_SYSDSPCLK_ENA_MASK, 481d981d80dSDani Krishna Mohan WM8994_AIF1DSPCLK_ENA | WM8994_SYSDSPCLK_ENA); 482d981d80dSDani Krishna Mohan else if (aif == WM8994_AIF2) 483a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_CLOCKING_1, 484a2d8e0a7SRajeshwari Shinde WM8994_SYSCLK_SRC | WM8994_AIF2DSPCLK_ENA_MASK | 485a2d8e0a7SRajeshwari Shinde WM8994_SYSDSPCLK_ENA_MASK, WM8994_SYSCLK_SRC | 486a2d8e0a7SRajeshwari Shinde WM8994_AIF2DSPCLK_ENA | WM8994_SYSDSPCLK_ENA); 487a2d8e0a7SRajeshwari Shinde 488a2d8e0a7SRajeshwari Shinde if (ret < 0) { 489a2d8e0a7SRajeshwari Shinde debug("%s: codec register access error\n", __func__); 490a2d8e0a7SRajeshwari Shinde return -1; 491a2d8e0a7SRajeshwari Shinde } 492a2d8e0a7SRajeshwari Shinde 493a2d8e0a7SRajeshwari Shinde return 0; 494a2d8e0a7SRajeshwari Shinde } 495a2d8e0a7SRajeshwari Shinde 496a2d8e0a7SRajeshwari Shinde /* 497a2d8e0a7SRajeshwari Shinde * Configures Audio interface for the given frequency 498a2d8e0a7SRajeshwari Shinde * 499a2d8e0a7SRajeshwari Shinde * @param wm8994 wm8994 information 500a2d8e0a7SRajeshwari Shinde * @param aif_id Audio Interface 501a2d8e0a7SRajeshwari Shinde * @param clk_id Input Clock ID 502a2d8e0a7SRajeshwari Shinde * @param freq Sampling frequency in Hz 503a2d8e0a7SRajeshwari Shinde * 504a2d8e0a7SRajeshwari Shinde * @return -1 for error and 0 success. 505a2d8e0a7SRajeshwari Shinde */ 506a2d8e0a7SRajeshwari Shinde static int wm8994_set_sysclk(struct wm8994_priv *wm8994, int aif_id, 507a2d8e0a7SRajeshwari Shinde int clk_id, unsigned int freq) 508a2d8e0a7SRajeshwari Shinde { 509a2d8e0a7SRajeshwari Shinde int i; 510a2d8e0a7SRajeshwari Shinde int ret = 0; 511a2d8e0a7SRajeshwari Shinde 512a2d8e0a7SRajeshwari Shinde wm8994->sysclk[aif_id - 1] = clk_id; 513a2d8e0a7SRajeshwari Shinde 514a2d8e0a7SRajeshwari Shinde switch (clk_id) { 515a2d8e0a7SRajeshwari Shinde case WM8994_SYSCLK_MCLK1: 516a2d8e0a7SRajeshwari Shinde wm8994->mclk[0] = freq; 517a2d8e0a7SRajeshwari Shinde if (aif_id == 2) { 518a2d8e0a7SRajeshwari Shinde ret = wm8994_update_bits(WM8994_AIF1_CLOCKING_2 , 519a2d8e0a7SRajeshwari Shinde WM8994_AIF2DAC_DIV_MASK , 0); 520a2d8e0a7SRajeshwari Shinde } 521a2d8e0a7SRajeshwari Shinde break; 522a2d8e0a7SRajeshwari Shinde 523a2d8e0a7SRajeshwari Shinde case WM8994_SYSCLK_MCLK2: 524a2d8e0a7SRajeshwari Shinde /* TODO: Set GPIO AF */ 525a2d8e0a7SRajeshwari Shinde wm8994->mclk[1] = freq; 526a2d8e0a7SRajeshwari Shinde break; 527a2d8e0a7SRajeshwari Shinde 528a2d8e0a7SRajeshwari Shinde case WM8994_SYSCLK_FLL1: 529a2d8e0a7SRajeshwari Shinde case WM8994_SYSCLK_FLL2: 530a2d8e0a7SRajeshwari Shinde break; 531a2d8e0a7SRajeshwari Shinde 532a2d8e0a7SRajeshwari Shinde case WM8994_SYSCLK_OPCLK: 533a2d8e0a7SRajeshwari Shinde /* 534a2d8e0a7SRajeshwari Shinde * Special case - a division (times 10) is given and 535a2d8e0a7SRajeshwari Shinde * no effect on main clocking. 536a2d8e0a7SRajeshwari Shinde */ 537a2d8e0a7SRajeshwari Shinde if (freq) { 538a2d8e0a7SRajeshwari Shinde for (i = 0; i < ARRAY_SIZE(opclk_divs); i++) 539a2d8e0a7SRajeshwari Shinde if (opclk_divs[i] == freq) 540a2d8e0a7SRajeshwari Shinde break; 541a2d8e0a7SRajeshwari Shinde if (i == ARRAY_SIZE(opclk_divs)) { 542a2d8e0a7SRajeshwari Shinde debug("%s frequency divisor not found\n", 543a2d8e0a7SRajeshwari Shinde __func__); 544a2d8e0a7SRajeshwari Shinde return -1; 545a2d8e0a7SRajeshwari Shinde } 546a2d8e0a7SRajeshwari Shinde ret = wm8994_update_bits(WM8994_CLOCKING_2, 547a2d8e0a7SRajeshwari Shinde WM8994_OPCLK_DIV_MASK, i); 548a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_POWER_MANAGEMENT_2, 549a2d8e0a7SRajeshwari Shinde WM8994_OPCLK_ENA, WM8994_OPCLK_ENA); 550a2d8e0a7SRajeshwari Shinde } else { 551a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_POWER_MANAGEMENT_2, 552a2d8e0a7SRajeshwari Shinde WM8994_OPCLK_ENA, 0); 553a2d8e0a7SRajeshwari Shinde } 554a2d8e0a7SRajeshwari Shinde 555a2d8e0a7SRajeshwari Shinde default: 556a2d8e0a7SRajeshwari Shinde debug("%s Invalid input clock selection [%d]\n", 557a2d8e0a7SRajeshwari Shinde __func__, clk_id); 558a2d8e0a7SRajeshwari Shinde return -1; 559a2d8e0a7SRajeshwari Shinde } 560a2d8e0a7SRajeshwari Shinde 561d981d80dSDani Krishna Mohan ret |= configure_aif_clock(wm8994, aif_id); 562a2d8e0a7SRajeshwari Shinde 563a2d8e0a7SRajeshwari Shinde if (ret < 0) { 564a2d8e0a7SRajeshwari Shinde debug("%s: codec register access error\n", __func__); 565a2d8e0a7SRajeshwari Shinde return -1; 566a2d8e0a7SRajeshwari Shinde } 567a2d8e0a7SRajeshwari Shinde 568a2d8e0a7SRajeshwari Shinde return 0; 569a2d8e0a7SRajeshwari Shinde } 570a2d8e0a7SRajeshwari Shinde 571a2d8e0a7SRajeshwari Shinde /* 572a2d8e0a7SRajeshwari Shinde * Initializes Volume for AIF2 to HP path 573a2d8e0a7SRajeshwari Shinde * 574a2d8e0a7SRajeshwari Shinde * @returns -1 for error and 0 Success. 575a2d8e0a7SRajeshwari Shinde * 576a2d8e0a7SRajeshwari Shinde */ 577a2d8e0a7SRajeshwari Shinde static int wm8994_init_volume_aif2_dac1(void) 578a2d8e0a7SRajeshwari Shinde { 579a2d8e0a7SRajeshwari Shinde int ret; 580a2d8e0a7SRajeshwari Shinde 581a2d8e0a7SRajeshwari Shinde /* Unmute AIF2DAC */ 582a2d8e0a7SRajeshwari Shinde ret = wm8994_update_bits(WM8994_AIF2_DAC_FILTERS_1, 583a2d8e0a7SRajeshwari Shinde WM8994_AIF2DAC_MUTE_MASK, 0); 584a2d8e0a7SRajeshwari Shinde 585a2d8e0a7SRajeshwari Shinde 586a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_AIF2_DAC_LEFT_VOLUME, 587a2d8e0a7SRajeshwari Shinde WM8994_AIF2DAC_VU_MASK | WM8994_AIF2DACL_VOL_MASK, 588a2d8e0a7SRajeshwari Shinde WM8994_AIF2DAC_VU | 0xff); 589a2d8e0a7SRajeshwari Shinde 590a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_AIF2_DAC_RIGHT_VOLUME, 591a2d8e0a7SRajeshwari Shinde WM8994_AIF2DAC_VU_MASK | WM8994_AIF2DACR_VOL_MASK, 592a2d8e0a7SRajeshwari Shinde WM8994_AIF2DAC_VU | 0xff); 593a2d8e0a7SRajeshwari Shinde 594a2d8e0a7SRajeshwari Shinde 595a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_DAC1_LEFT_VOLUME, 596a2d8e0a7SRajeshwari Shinde WM8994_DAC1_VU_MASK | WM8994_DAC1L_VOL_MASK | 597a2d8e0a7SRajeshwari Shinde WM8994_DAC1L_MUTE_MASK, WM8994_DAC1_VU | 0xc0); 598a2d8e0a7SRajeshwari Shinde 599a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_DAC1_RIGHT_VOLUME, 600a2d8e0a7SRajeshwari Shinde WM8994_DAC1_VU_MASK | WM8994_DAC1R_VOL_MASK | 601a2d8e0a7SRajeshwari Shinde WM8994_DAC1R_MUTE_MASK, WM8994_DAC1_VU | 0xc0); 602a2d8e0a7SRajeshwari Shinde /* Head Phone Volume */ 603a2d8e0a7SRajeshwari Shinde ret |= wm8994_i2c_write(WM8994_LEFT_OUTPUT_VOLUME, 0x12D); 604a2d8e0a7SRajeshwari Shinde ret |= wm8994_i2c_write(WM8994_RIGHT_OUTPUT_VOLUME, 0x12D); 605a2d8e0a7SRajeshwari Shinde 606a2d8e0a7SRajeshwari Shinde if (ret < 0) { 607a2d8e0a7SRajeshwari Shinde debug("%s: codec register access error\n", __func__); 608a2d8e0a7SRajeshwari Shinde return -1; 609a2d8e0a7SRajeshwari Shinde } 610a2d8e0a7SRajeshwari Shinde 611a2d8e0a7SRajeshwari Shinde return 0; 612a2d8e0a7SRajeshwari Shinde } 613a2d8e0a7SRajeshwari Shinde 614a2d8e0a7SRajeshwari Shinde /* 615d981d80dSDani Krishna Mohan * Initializes Volume for AIF1 to HP path 616d981d80dSDani Krishna Mohan * 617d981d80dSDani Krishna Mohan * @returns -1 for error and 0 Success. 618d981d80dSDani Krishna Mohan * 619d981d80dSDani Krishna Mohan */ 620d981d80dSDani Krishna Mohan static int wm8994_init_volume_aif1_dac1(void) 621d981d80dSDani Krishna Mohan { 622d981d80dSDani Krishna Mohan int ret = 0; 623d981d80dSDani Krishna Mohan 624d981d80dSDani Krishna Mohan /* Unmute AIF1DAC */ 625d981d80dSDani Krishna Mohan ret |= wm8994_i2c_write(WM8994_AIF1_DAC_FILTERS_1, 0x0000); 626d981d80dSDani Krishna Mohan 627d981d80dSDani Krishna Mohan ret |= wm8994_update_bits(WM8994_DAC1_LEFT_VOLUME, 628d981d80dSDani Krishna Mohan WM8994_DAC1_VU_MASK | WM8994_DAC1L_VOL_MASK | 629d981d80dSDani Krishna Mohan WM8994_DAC1L_MUTE_MASK, WM8994_DAC1_VU | 0xc0); 630d981d80dSDani Krishna Mohan 631d981d80dSDani Krishna Mohan ret |= wm8994_update_bits(WM8994_DAC1_RIGHT_VOLUME, 632d981d80dSDani Krishna Mohan WM8994_DAC1_VU_MASK | WM8994_DAC1R_VOL_MASK | 633d981d80dSDani Krishna Mohan WM8994_DAC1R_MUTE_MASK, WM8994_DAC1_VU | 0xc0); 634d981d80dSDani Krishna Mohan /* Head Phone Volume */ 635d981d80dSDani Krishna Mohan ret |= wm8994_i2c_write(WM8994_LEFT_OUTPUT_VOLUME, 0x12D); 636d981d80dSDani Krishna Mohan ret |= wm8994_i2c_write(WM8994_RIGHT_OUTPUT_VOLUME, 0x12D); 637d981d80dSDani Krishna Mohan 638d981d80dSDani Krishna Mohan if (ret < 0) { 639d981d80dSDani Krishna Mohan debug("%s: codec register access error\n", __func__); 640d981d80dSDani Krishna Mohan return -1; 641d981d80dSDani Krishna Mohan } 642d981d80dSDani Krishna Mohan 643d981d80dSDani Krishna Mohan return 0; 644d981d80dSDani Krishna Mohan } 645d981d80dSDani Krishna Mohan 646d981d80dSDani Krishna Mohan /* 647a2d8e0a7SRajeshwari Shinde * Intialise wm8994 codec device 648a2d8e0a7SRajeshwari Shinde * 649a2d8e0a7SRajeshwari Shinde * @param wm8994 wm8994 information 650a2d8e0a7SRajeshwari Shinde * 651a2d8e0a7SRajeshwari Shinde * @returns -1 for error and 0 Success. 652a2d8e0a7SRajeshwari Shinde */ 653d981d80dSDani Krishna Mohan static int wm8994_device_init(struct wm8994_priv *wm8994, 654d981d80dSDani Krishna Mohan enum en_audio_interface aif_id) 655a2d8e0a7SRajeshwari Shinde { 656a2d8e0a7SRajeshwari Shinde const char *devname; 657a2d8e0a7SRajeshwari Shinde unsigned short reg_data; 658a2d8e0a7SRajeshwari Shinde int ret; 659a2d8e0a7SRajeshwari Shinde 660a2d8e0a7SRajeshwari Shinde wm8994_i2c_write(WM8994_SOFTWARE_RESET, WM8994_SW_RESET);/* Reset */ 661a2d8e0a7SRajeshwari Shinde 662a2d8e0a7SRajeshwari Shinde ret = wm8994_i2c_read(WM8994_SOFTWARE_RESET, ®_data); 663a2d8e0a7SRajeshwari Shinde if (ret < 0) { 664a2d8e0a7SRajeshwari Shinde debug("Failed to read ID register\n"); 665a2d8e0a7SRajeshwari Shinde goto err; 666a2d8e0a7SRajeshwari Shinde } 667a2d8e0a7SRajeshwari Shinde 668a2d8e0a7SRajeshwari Shinde if (reg_data == WM8994_ID) { 669a2d8e0a7SRajeshwari Shinde devname = "WM8994"; 670a2d8e0a7SRajeshwari Shinde debug("Device registered as type %d\n", wm8994->type); 671a2d8e0a7SRajeshwari Shinde wm8994->type = WM8994; 672a2d8e0a7SRajeshwari Shinde } else { 673a2d8e0a7SRajeshwari Shinde debug("Device is not a WM8994, ID is %x\n", ret); 674a2d8e0a7SRajeshwari Shinde ret = -1; 675a2d8e0a7SRajeshwari Shinde goto err; 676a2d8e0a7SRajeshwari Shinde } 677a2d8e0a7SRajeshwari Shinde 678a2d8e0a7SRajeshwari Shinde ret = wm8994_i2c_read(WM8994_CHIP_REVISION, ®_data); 679a2d8e0a7SRajeshwari Shinde if (ret < 0) { 680a2d8e0a7SRajeshwari Shinde debug("Failed to read revision register: %d\n", ret); 681a2d8e0a7SRajeshwari Shinde goto err; 682a2d8e0a7SRajeshwari Shinde } 683a2d8e0a7SRajeshwari Shinde wm8994->revision = reg_data; 684a2d8e0a7SRajeshwari Shinde debug("%s revision %c\n", devname, 'A' + wm8994->revision); 685a2d8e0a7SRajeshwari Shinde 686a2d8e0a7SRajeshwari Shinde /* VMID Selection */ 687a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_POWER_MANAGEMENT_1, 688a2d8e0a7SRajeshwari Shinde WM8994_VMID_SEL_MASK | WM8994_BIAS_ENA_MASK, 0x3); 689a2d8e0a7SRajeshwari Shinde 690a2d8e0a7SRajeshwari Shinde /* Charge Pump Enable */ 691a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_CHARGE_PUMP_1, WM8994_CP_ENA_MASK, 692a2d8e0a7SRajeshwari Shinde WM8994_CP_ENA); 693a2d8e0a7SRajeshwari Shinde 694a2d8e0a7SRajeshwari Shinde /* Head Phone Power Enable */ 695a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_POWER_MANAGEMENT_1, 696a2d8e0a7SRajeshwari Shinde WM8994_HPOUT1L_ENA_MASK, WM8994_HPOUT1L_ENA); 697a2d8e0a7SRajeshwari Shinde 698a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_POWER_MANAGEMENT_1, 699a2d8e0a7SRajeshwari Shinde WM8994_HPOUT1R_ENA_MASK, WM8994_HPOUT1R_ENA); 700a2d8e0a7SRajeshwari Shinde 701d981d80dSDani Krishna Mohan if (aif_id == WM8994_AIF1) { 702d981d80dSDani Krishna Mohan ret |= wm8994_i2c_write(WM8994_POWER_MANAGEMENT_2, 703d981d80dSDani Krishna Mohan WM8994_TSHUT_ENA | WM8994_MIXINL_ENA | 704d981d80dSDani Krishna Mohan WM8994_MIXINR_ENA | WM8994_IN2L_ENA | 705d981d80dSDani Krishna Mohan WM8994_IN2R_ENA); 706d981d80dSDani Krishna Mohan 707d981d80dSDani Krishna Mohan ret |= wm8994_i2c_write(WM8994_POWER_MANAGEMENT_4, 708d981d80dSDani Krishna Mohan WM8994_ADCL_ENA | WM8994_ADCR_ENA | 709d981d80dSDani Krishna Mohan WM8994_AIF1ADC1R_ENA | 710d981d80dSDani Krishna Mohan WM8994_AIF1ADC1L_ENA); 711d981d80dSDani Krishna Mohan 712d981d80dSDani Krishna Mohan /* Power enable for AIF1 and DAC1 */ 713d981d80dSDani Krishna Mohan ret |= wm8994_i2c_write(WM8994_POWER_MANAGEMENT_5, 714d981d80dSDani Krishna Mohan WM8994_AIF1DACL_ENA | 715d981d80dSDani Krishna Mohan WM8994_AIF1DACR_ENA | 716d981d80dSDani Krishna Mohan WM8994_DAC1L_ENA | WM8994_DAC1R_ENA); 717d981d80dSDani Krishna Mohan } else if (aif_id == WM8994_AIF2) { 718a2d8e0a7SRajeshwari Shinde /* Power enable for AIF2 and DAC1 */ 719a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_POWER_MANAGEMENT_5, 720a2d8e0a7SRajeshwari Shinde WM8994_AIF2DACL_ENA_MASK | WM8994_AIF2DACR_ENA_MASK | 721a2d8e0a7SRajeshwari Shinde WM8994_DAC1L_ENA_MASK | WM8994_DAC1R_ENA_MASK, 722d981d80dSDani Krishna Mohan WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA | 723d981d80dSDani Krishna Mohan WM8994_DAC1L_ENA | WM8994_DAC1R_ENA); 724d981d80dSDani Krishna Mohan } 725a2d8e0a7SRajeshwari Shinde /* Head Phone Initialisation */ 726a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_ANALOGUE_HP_1, 727a2d8e0a7SRajeshwari Shinde WM8994_HPOUT1L_DLY_MASK | WM8994_HPOUT1R_DLY_MASK, 728a2d8e0a7SRajeshwari Shinde WM8994_HPOUT1L_DLY | WM8994_HPOUT1R_DLY); 729a2d8e0a7SRajeshwari Shinde 730a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_DC_SERVO_1, 731a2d8e0a7SRajeshwari Shinde WM8994_DCS_ENA_CHAN_0_MASK | 732a2d8e0a7SRajeshwari Shinde WM8994_DCS_ENA_CHAN_1_MASK , WM8994_DCS_ENA_CHAN_0 | 733a2d8e0a7SRajeshwari Shinde WM8994_DCS_ENA_CHAN_1); 734a2d8e0a7SRajeshwari Shinde 735a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_ANALOGUE_HP_1, 736a2d8e0a7SRajeshwari Shinde WM8994_HPOUT1L_DLY_MASK | 737a2d8e0a7SRajeshwari Shinde WM8994_HPOUT1R_DLY_MASK | WM8994_HPOUT1L_OUTP_MASK | 738a2d8e0a7SRajeshwari Shinde WM8994_HPOUT1R_OUTP_MASK | 739a2d8e0a7SRajeshwari Shinde WM8994_HPOUT1L_RMV_SHORT_MASK | 740a2d8e0a7SRajeshwari Shinde WM8994_HPOUT1R_RMV_SHORT_MASK, WM8994_HPOUT1L_DLY | 741a2d8e0a7SRajeshwari Shinde WM8994_HPOUT1R_DLY | WM8994_HPOUT1L_OUTP | 742a2d8e0a7SRajeshwari Shinde WM8994_HPOUT1R_OUTP | WM8994_HPOUT1L_RMV_SHORT | 743a2d8e0a7SRajeshwari Shinde WM8994_HPOUT1R_RMV_SHORT); 744a2d8e0a7SRajeshwari Shinde 745a2d8e0a7SRajeshwari Shinde /* MIXER Config DAC1 to HP */ 746a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_OUTPUT_MIXER_1, 747a2d8e0a7SRajeshwari Shinde WM8994_DAC1L_TO_HPOUT1L_MASK, WM8994_DAC1L_TO_HPOUT1L); 748a2d8e0a7SRajeshwari Shinde 749a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_OUTPUT_MIXER_2, 750a2d8e0a7SRajeshwari Shinde WM8994_DAC1R_TO_HPOUT1R_MASK, WM8994_DAC1R_TO_HPOUT1R); 751a2d8e0a7SRajeshwari Shinde 752d981d80dSDani Krishna Mohan if (aif_id == WM8994_AIF1) { 753d981d80dSDani Krishna Mohan /* Routing AIF1 to DAC1 */ 754d981d80dSDani Krishna Mohan ret |= wm8994_i2c_write(WM8994_DAC1_LEFT_MIXER_ROUTING, 755d981d80dSDani Krishna Mohan WM8994_AIF1DAC1L_TO_DAC1L); 756d981d80dSDani Krishna Mohan 757d981d80dSDani Krishna Mohan ret |= wm8994_i2c_write(WM8994_DAC1_RIGHT_MIXER_ROUTING, 758d981d80dSDani Krishna Mohan WM8994_AIF1DAC1R_TO_DAC1R); 759d981d80dSDani Krishna Mohan 760d981d80dSDani Krishna Mohan /* GPIO Settings for AIF1 */ 761d981d80dSDani Krishna Mohan ret |= wm8994_i2c_write(WM8994_GPIO_1, WM8994_GPIO_DIR_OUTPUT 762d981d80dSDani Krishna Mohan | WM8994_GPIO_FUNCTION_I2S_CLK 763d981d80dSDani Krishna Mohan | WM8994_GPIO_INPUT_DEBOUNCE); 764d981d80dSDani Krishna Mohan 765d981d80dSDani Krishna Mohan ret |= wm8994_init_volume_aif1_dac1(); 766d981d80dSDani Krishna Mohan } else if (aif_id == WM8994_AIF2) { 767a2d8e0a7SRajeshwari Shinde /* Routing AIF2 to DAC1 */ 768a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_DAC1_LEFT_MIXER_ROUTING, 769a2d8e0a7SRajeshwari Shinde WM8994_AIF2DACL_TO_DAC1L_MASK, 770a2d8e0a7SRajeshwari Shinde WM8994_AIF2DACL_TO_DAC1L); 771a2d8e0a7SRajeshwari Shinde 772a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_DAC1_RIGHT_MIXER_ROUTING, 773a2d8e0a7SRajeshwari Shinde WM8994_AIF2DACR_TO_DAC1R_MASK, 774a2d8e0a7SRajeshwari Shinde WM8994_AIF2DACR_TO_DAC1R); 775a2d8e0a7SRajeshwari Shinde 776a2d8e0a7SRajeshwari Shinde /* GPIO Settings for AIF2 */ 777a2d8e0a7SRajeshwari Shinde /* B CLK */ 778a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_GPIO_3, WM8994_GPIO_DIR_MASK | 779a2d8e0a7SRajeshwari Shinde WM8994_GPIO_FUNCTION_MASK , 780d981d80dSDani Krishna Mohan WM8994_GPIO_DIR_OUTPUT); 781a2d8e0a7SRajeshwari Shinde 782a2d8e0a7SRajeshwari Shinde /* LR CLK */ 783a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_GPIO_4, WM8994_GPIO_DIR_MASK | 784a2d8e0a7SRajeshwari Shinde WM8994_GPIO_FUNCTION_MASK, 785d981d80dSDani Krishna Mohan WM8994_GPIO_DIR_OUTPUT); 786a2d8e0a7SRajeshwari Shinde 787a2d8e0a7SRajeshwari Shinde /* DATA */ 788a2d8e0a7SRajeshwari Shinde ret |= wm8994_update_bits(WM8994_GPIO_5, WM8994_GPIO_DIR_MASK | 789a2d8e0a7SRajeshwari Shinde WM8994_GPIO_FUNCTION_MASK, 790d981d80dSDani Krishna Mohan WM8994_GPIO_DIR_OUTPUT); 791a2d8e0a7SRajeshwari Shinde 792a2d8e0a7SRajeshwari Shinde ret |= wm8994_init_volume_aif2_dac1(); 793d981d80dSDani Krishna Mohan } 794d981d80dSDani Krishna Mohan 795a2d8e0a7SRajeshwari Shinde if (ret < 0) 796a2d8e0a7SRajeshwari Shinde goto err; 797a2d8e0a7SRajeshwari Shinde 798a2d8e0a7SRajeshwari Shinde debug("%s: Codec chip init ok\n", __func__); 799a2d8e0a7SRajeshwari Shinde return 0; 800a2d8e0a7SRajeshwari Shinde err: 801a2d8e0a7SRajeshwari Shinde debug("%s: Codec chip init error\n", __func__); 802a2d8e0a7SRajeshwari Shinde return -1; 803a2d8e0a7SRajeshwari Shinde } 804a2d8e0a7SRajeshwari Shinde 8056647c7acSRajeshwari Shinde /* 8066647c7acSRajeshwari Shinde * Gets fdt values for wm8994 config parameters 8076647c7acSRajeshwari Shinde * 8086647c7acSRajeshwari Shinde * @param pcodec_info codec information structure 8096647c7acSRajeshwari Shinde * @param blob FDT blob 8106647c7acSRajeshwari Shinde * @return int value, 0 for success 8116647c7acSRajeshwari Shinde */ 8126647c7acSRajeshwari Shinde static int get_codec_values(struct sound_codec_info *pcodec_info, 8136647c7acSRajeshwari Shinde const void *blob) 8146647c7acSRajeshwari Shinde { 8156647c7acSRajeshwari Shinde int error = 0; 8160f925822SMasahiro Yamada #if CONFIG_IS_ENABLED(OF_CONTROL) 8176647c7acSRajeshwari Shinde enum fdt_compat_id compat; 8186647c7acSRajeshwari Shinde int node; 8196647c7acSRajeshwari Shinde int parent; 8206647c7acSRajeshwari Shinde 8216647c7acSRajeshwari Shinde /* Get the node from FDT for codec */ 8226647c7acSRajeshwari Shinde node = fdtdec_next_compatible(blob, 0, COMPAT_WOLFSON_WM8994_CODEC); 8236647c7acSRajeshwari Shinde if (node <= 0) { 8246647c7acSRajeshwari Shinde debug("EXYNOS_SOUND: No node for codec in device tree\n"); 8256647c7acSRajeshwari Shinde debug("node = %d\n", node); 8266647c7acSRajeshwari Shinde return -1; 8276647c7acSRajeshwari Shinde } 8286647c7acSRajeshwari Shinde 8296647c7acSRajeshwari Shinde parent = fdt_parent_offset(blob, node); 8306647c7acSRajeshwari Shinde if (parent < 0) { 8316647c7acSRajeshwari Shinde debug("%s: Cannot find node parent\n", __func__); 8326647c7acSRajeshwari Shinde return -1; 8336647c7acSRajeshwari Shinde } 8346647c7acSRajeshwari Shinde 8356647c7acSRajeshwari Shinde compat = fdtdec_lookup(blob, parent); 8366647c7acSRajeshwari Shinde switch (compat) { 8376647c7acSRajeshwari Shinde case COMPAT_SAMSUNG_S3C2440_I2C: 8386647c7acSRajeshwari Shinde pcodec_info->i2c_bus = i2c_get_bus_num_fdt(parent); 8396647c7acSRajeshwari Shinde error |= pcodec_info->i2c_bus; 8406647c7acSRajeshwari Shinde debug("i2c bus = %d\n", pcodec_info->i2c_bus); 8416647c7acSRajeshwari Shinde pcodec_info->i2c_dev_addr = fdtdec_get_int(blob, node, 8426647c7acSRajeshwari Shinde "reg", 0); 8436647c7acSRajeshwari Shinde error |= pcodec_info->i2c_dev_addr; 8446647c7acSRajeshwari Shinde debug("i2c dev addr = %d\n", pcodec_info->i2c_dev_addr); 8456647c7acSRajeshwari Shinde break; 8466647c7acSRajeshwari Shinde default: 8476647c7acSRajeshwari Shinde debug("%s: Unknown compat id %d\n", __func__, compat); 8486647c7acSRajeshwari Shinde return -1; 8496647c7acSRajeshwari Shinde } 8506647c7acSRajeshwari Shinde #else 8516647c7acSRajeshwari Shinde pcodec_info->i2c_bus = AUDIO_I2C_BUS; 8526647c7acSRajeshwari Shinde pcodec_info->i2c_dev_addr = AUDIO_I2C_REG; 8536647c7acSRajeshwari Shinde debug("i2c dev addr = %d\n", pcodec_info->i2c_dev_addr); 8546647c7acSRajeshwari Shinde #endif 8556647c7acSRajeshwari Shinde 8566647c7acSRajeshwari Shinde pcodec_info->codec_type = CODEC_WM_8994; 8576647c7acSRajeshwari Shinde 8586647c7acSRajeshwari Shinde if (error == -1) { 8596647c7acSRajeshwari Shinde debug("fail to get wm8994 codec node properties\n"); 8606647c7acSRajeshwari Shinde return -1; 8616647c7acSRajeshwari Shinde } 8626647c7acSRajeshwari Shinde 8636647c7acSRajeshwari Shinde return 0; 8646647c7acSRajeshwari Shinde } 8656647c7acSRajeshwari Shinde 866d981d80dSDani Krishna Mohan /* WM8994 Device Initialisation */ 8676647c7acSRajeshwari Shinde int wm8994_init(const void *blob, enum en_audio_interface aif_id, 868a2d8e0a7SRajeshwari Shinde int sampling_rate, int mclk_freq, 869a2d8e0a7SRajeshwari Shinde int bits_per_sample, unsigned int channels) 870a2d8e0a7SRajeshwari Shinde { 871a2d8e0a7SRajeshwari Shinde int ret = 0; 8726647c7acSRajeshwari Shinde struct sound_codec_info *pcodec_info = &g_codec_info; 8736647c7acSRajeshwari Shinde 8746647c7acSRajeshwari Shinde /* Get the codec Values */ 8756647c7acSRajeshwari Shinde if (get_codec_values(pcodec_info, blob) < 0) { 8766647c7acSRajeshwari Shinde debug("FDT Codec values failed\n"); 8776647c7acSRajeshwari Shinde return -1; 8786647c7acSRajeshwari Shinde } 879a2d8e0a7SRajeshwari Shinde 880a2d8e0a7SRajeshwari Shinde /* shift the device address by 1 for 7 bit addressing */ 881a2d8e0a7SRajeshwari Shinde g_wm8994_i2c_dev_addr = pcodec_info->i2c_dev_addr; 882a2d8e0a7SRajeshwari Shinde wm8994_i2c_init(pcodec_info->i2c_bus); 883a2d8e0a7SRajeshwari Shinde 884d981d80dSDani Krishna Mohan if (pcodec_info->codec_type == CODEC_WM_8994) { 885a2d8e0a7SRajeshwari Shinde g_wm8994_info.type = WM8994; 886d981d80dSDani Krishna Mohan } else { 887a2d8e0a7SRajeshwari Shinde debug("%s: Codec id [%d] not defined\n", __func__, 888a2d8e0a7SRajeshwari Shinde pcodec_info->codec_type); 889a2d8e0a7SRajeshwari Shinde return -1; 890a2d8e0a7SRajeshwari Shinde } 891a2d8e0a7SRajeshwari Shinde 892d981d80dSDani Krishna Mohan ret = wm8994_device_init(&g_wm8994_info, aif_id); 893a2d8e0a7SRajeshwari Shinde if (ret < 0) { 894a2d8e0a7SRajeshwari Shinde debug("%s: wm8994 codec chip init failed\n", __func__); 895a2d8e0a7SRajeshwari Shinde return ret; 896a2d8e0a7SRajeshwari Shinde } 897a2d8e0a7SRajeshwari Shinde 898a2d8e0a7SRajeshwari Shinde ret = wm8994_set_sysclk(&g_wm8994_info, aif_id, WM8994_SYSCLK_MCLK1, 899a2d8e0a7SRajeshwari Shinde mclk_freq); 900a2d8e0a7SRajeshwari Shinde if (ret < 0) { 901a2d8e0a7SRajeshwari Shinde debug("%s: wm8994 codec set sys clock failed\n", __func__); 902a2d8e0a7SRajeshwari Shinde return ret; 903a2d8e0a7SRajeshwari Shinde } 904a2d8e0a7SRajeshwari Shinde 905a2d8e0a7SRajeshwari Shinde ret = wm8994_hw_params(&g_wm8994_info, aif_id, sampling_rate, 906a2d8e0a7SRajeshwari Shinde bits_per_sample, channels); 907a2d8e0a7SRajeshwari Shinde 908a2d8e0a7SRajeshwari Shinde if (ret == 0) { 909a2d8e0a7SRajeshwari Shinde ret = wm8994_set_fmt(aif_id, SND_SOC_DAIFMT_I2S | 910a2d8e0a7SRajeshwari Shinde SND_SOC_DAIFMT_NB_NF | 911a2d8e0a7SRajeshwari Shinde SND_SOC_DAIFMT_CBS_CFS); 912a2d8e0a7SRajeshwari Shinde } 913a2d8e0a7SRajeshwari Shinde return ret; 914a2d8e0a7SRajeshwari Shinde } 915