xref: /openbmc/u-boot/drivers/serial/serial_stm32.h (revision 95a077217b06cd8e4ad8cacb526bf430185dc0a3)
183d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2ae74de0dSPatrice Chotard /*
3ae74de0dSPatrice Chotard  * Copyright (C) 2016, STMicroelectronics - All Rights Reserved
4ae74de0dSPatrice Chotard  * Author(s): Vikas Manocha, <vikas.manocha@st.com> for STMicroelectronics.
5ae74de0dSPatrice Chotard  */
6ae74de0dSPatrice Chotard 
7ae74de0dSPatrice Chotard #ifndef _SERIAL_STM32_
8ae74de0dSPatrice Chotard #define _SERIAL_STM32_
9ae74de0dSPatrice Chotard 
10ae74de0dSPatrice Chotard #define CR1_OFFSET(x)	(x ? 0x0c : 0x00)
11ae74de0dSPatrice Chotard #define CR3_OFFSET(x)	(x ? 0x14 : 0x08)
12ae74de0dSPatrice Chotard #define BRR_OFFSET(x)	(x ? 0x08 : 0x0c)
13ae74de0dSPatrice Chotard #define ISR_OFFSET(x)	(x ? 0x00 : 0x1c)
147b3b74d3SPatrice Chotard 
157b3b74d3SPatrice Chotard #define ICR_OFFSET	0x20
16bc709a41SPatrick Delaunay 
17ae74de0dSPatrice Chotard /*
18ae74de0dSPatrice Chotard  * STM32F4 has one Data Register (DR) for received or transmitted
19ae74de0dSPatrice Chotard  * data, so map Receive Data Register (RDR) and Transmit Data
20ae74de0dSPatrice Chotard  * Register (TDR) at the same offset
21ae74de0dSPatrice Chotard  */
22ae74de0dSPatrice Chotard #define RDR_OFFSET(x)	(x ? 0x04 : 0x24)
23ae74de0dSPatrice Chotard #define TDR_OFFSET(x)	(x ? 0x04 : 0x28)
24ae74de0dSPatrice Chotard 
25ae74de0dSPatrice Chotard struct stm32_uart_info {
26ae74de0dSPatrice Chotard 	u8 uart_enable_bit;	/* UART_CR1_UE */
27ae74de0dSPatrice Chotard 	bool stm32f4;		/* true for STM32F4, false otherwise */
28ae74de0dSPatrice Chotard 	bool has_fifo;
29ae74de0dSPatrice Chotard };
30ae74de0dSPatrice Chotard 
31ae74de0dSPatrice Chotard struct stm32_uart_info stm32f4_info = {
32ae74de0dSPatrice Chotard 	.stm32f4 = true,
33ae74de0dSPatrice Chotard 	.uart_enable_bit = 13,
34ae74de0dSPatrice Chotard 	.has_fifo = false,
35ae74de0dSPatrice Chotard };
36ae74de0dSPatrice Chotard 
37ae74de0dSPatrice Chotard struct stm32_uart_info stm32f7_info = {
38ae74de0dSPatrice Chotard 	.uart_enable_bit = 0,
39ae74de0dSPatrice Chotard 	.stm32f4 = false,
40*95a07721SPatrice Chotard 	.has_fifo = true,
41ae74de0dSPatrice Chotard };
42ae74de0dSPatrice Chotard 
43ae74de0dSPatrice Chotard struct stm32_uart_info stm32h7_info = {
44ae74de0dSPatrice Chotard 	.uart_enable_bit = 0,
45ae74de0dSPatrice Chotard 	.stm32f4 = false,
46ae74de0dSPatrice Chotard 	.has_fifo = true,
47ae74de0dSPatrice Chotard };
48ae74de0dSPatrice Chotard 
49ae74de0dSPatrice Chotard /* Information about a serial port */
50ae74de0dSPatrice Chotard struct stm32x7_serial_platdata {
51ae74de0dSPatrice Chotard 	fdt_addr_t base;  /* address of registers in physical memory */
52ae74de0dSPatrice Chotard 	struct stm32_uart_info *uart_info;
53ae74de0dSPatrice Chotard 	unsigned long int clock_rate;
54ae74de0dSPatrice Chotard };
55ae74de0dSPatrice Chotard 
56ae74de0dSPatrice Chotard #define USART_CR1_FIFOEN		BIT(29)
57bc709a41SPatrick Delaunay #define USART_CR1_M1			BIT(28)
58ae74de0dSPatrice Chotard #define USART_CR1_OVER8			BIT(15)
59bc709a41SPatrick Delaunay #define USART_CR1_M0			BIT(12)
60bc709a41SPatrick Delaunay #define USART_CR1_PCE			BIT(10)
61bc709a41SPatrick Delaunay #define USART_CR1_PS			BIT(9)
62ae74de0dSPatrice Chotard #define USART_CR1_TE			BIT(3)
63ae74de0dSPatrice Chotard #define USART_CR1_RE			BIT(2)
64ae74de0dSPatrice Chotard 
65ae74de0dSPatrice Chotard #define USART_CR3_OVRDIS		BIT(12)
66ae74de0dSPatrice Chotard 
67be1a6f77SPatrice Chotard #define USART_ISR_TXE			BIT(7)
68be1a6f77SPatrice Chotard #define USART_ISR_RXNE			BIT(5)
69be1a6f77SPatrice Chotard #define USART_ISR_ORE			BIT(3)
70bc709a41SPatrick Delaunay #define USART_ISR_PE			BIT(0)
71ae74de0dSPatrice Chotard 
72ae74de0dSPatrice Chotard #define USART_BRR_F_MASK		GENMASK(7, 0)
73ae74de0dSPatrice Chotard #define USART_BRR_M_SHIFT		4
74ae74de0dSPatrice Chotard #define USART_BRR_M_MASK		GENMASK(15, 4)
75ae74de0dSPatrice Chotard 
76be1a6f77SPatrice Chotard #define USART_ICR_ORECF			BIT(3)
77bc709a41SPatrick Delaunay #define USART_ICR_PCECF			BIT(0)
78bc709a41SPatrick Delaunay 
79ae74de0dSPatrice Chotard #endif
80