1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2379be585SJean-Christophe PLAGNIOL-VILLARD /*
3237ce0feSMarek Vasut * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
4237ce0feSMarek Vasut *
5379be585SJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2002
6379be585SJean-Christophe PLAGNIOL-VILLARD * Wolfgang Denk, DENX Software Engineering, <wd@denx.de>
7379be585SJean-Christophe PLAGNIOL-VILLARD *
8379be585SJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2002
9379be585SJean-Christophe PLAGNIOL-VILLARD * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
10379be585SJean-Christophe PLAGNIOL-VILLARD * Marius Groeger <mgroeger@sysgo.de>
11379be585SJean-Christophe PLAGNIOL-VILLARD *
12379be585SJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2002
13379be585SJean-Christophe PLAGNIOL-VILLARD * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
14379be585SJean-Christophe PLAGNIOL-VILLARD * Alex Zuepke <azu@sysgo.de>
15379be585SJean-Christophe PLAGNIOL-VILLARD *
16379be585SJean-Christophe PLAGNIOL-VILLARD * Copyright (C) 1999 2000 2001 Erik Mouw (J.A.K.Mouw@its.tudelft.nl)
17379be585SJean-Christophe PLAGNIOL-VILLARD *
18cbfa67a1SMarcel Ziswiler * Modified to add driver model (DM) support
19cbfa67a1SMarcel Ziswiler * (C) Copyright 2016 Marcel Ziswiler <marcel.ziswiler@toradex.com>
20379be585SJean-Christophe PLAGNIOL-VILLARD */
21379be585SJean-Christophe PLAGNIOL-VILLARD
22379be585SJean-Christophe PLAGNIOL-VILLARD #include <common.h>
23379be585SJean-Christophe PLAGNIOL-VILLARD #include <asm/arch/pxa-regs.h>
24237ce0feSMarek Vasut #include <asm/arch/regs-uart.h>
253ba8bf7cSMarek Vasut #include <asm/io.h>
26cbfa67a1SMarcel Ziswiler #include <dm.h>
27cbfa67a1SMarcel Ziswiler #include <dm/platform_data/serial_pxa.h>
28407e6a28SMarek Vasut #include <linux/compiler.h>
298648b235SMarcel Ziswiler #include <serial.h>
308648b235SMarcel Ziswiler #include <watchdog.h>
31379be585SJean-Christophe PLAGNIOL-VILLARD
32379be585SJean-Christophe PLAGNIOL-VILLARD DECLARE_GLOBAL_DATA_PTR;
33379be585SJean-Christophe PLAGNIOL-VILLARD
pxa_uart_get_baud_divider(int baudrate)34cbfa67a1SMarcel Ziswiler static uint32_t pxa_uart_get_baud_divider(int baudrate)
35379be585SJean-Christophe PLAGNIOL-VILLARD {
36cbfa67a1SMarcel Ziswiler return 921600 / baudrate;
37379be585SJean-Christophe PLAGNIOL-VILLARD }
38379be585SJean-Christophe PLAGNIOL-VILLARD
pxa_uart_toggle_clock(uint32_t uart_index,int enable)394808f106SMarek Vasut static void pxa_uart_toggle_clock(uint32_t uart_index, int enable)
40237ce0feSMarek Vasut {
41237ce0feSMarek Vasut uint32_t clk_reg, clk_offset, reg;
42237ce0feSMarek Vasut
43237ce0feSMarek Vasut clk_reg = UART_CLK_REG;
44237ce0feSMarek Vasut clk_offset = UART_CLK_BASE << uart_index;
45237ce0feSMarek Vasut
46237ce0feSMarek Vasut reg = readl(clk_reg);
47237ce0feSMarek Vasut
48237ce0feSMarek Vasut if (enable)
49237ce0feSMarek Vasut reg |= clk_offset;
50237ce0feSMarek Vasut else
51237ce0feSMarek Vasut reg &= ~clk_offset;
52237ce0feSMarek Vasut
53237ce0feSMarek Vasut writel(reg, clk_reg);
54237ce0feSMarek Vasut }
55237ce0feSMarek Vasut
56237ce0feSMarek Vasut /*
57237ce0feSMarek Vasut * Enable clock and set baud rate, parity etc.
58237ce0feSMarek Vasut */
pxa_setbrg_common(struct pxa_uart_regs * uart_regs,int port,int baudrate)59cbfa67a1SMarcel Ziswiler void pxa_setbrg_common(struct pxa_uart_regs *uart_regs, int port, int baudrate)
60237ce0feSMarek Vasut {
61cbfa67a1SMarcel Ziswiler uint32_t divider = pxa_uart_get_baud_divider(baudrate);
62237ce0feSMarek Vasut if (!divider)
63237ce0feSMarek Vasut hang();
64237ce0feSMarek Vasut
65237ce0feSMarek Vasut
66cbfa67a1SMarcel Ziswiler pxa_uart_toggle_clock(port, 1);
67237ce0feSMarek Vasut
68237ce0feSMarek Vasut /* Disable interrupts and FIFOs */
69237ce0feSMarek Vasut writel(0, &uart_regs->ier);
70237ce0feSMarek Vasut writel(0, &uart_regs->fcr);
71237ce0feSMarek Vasut
72237ce0feSMarek Vasut /* Set baud rate */
73237ce0feSMarek Vasut writel(LCR_WLS0 | LCR_WLS1 | LCR_DLAB, &uart_regs->lcr);
74237ce0feSMarek Vasut writel(divider & 0xff, &uart_regs->dll);
75237ce0feSMarek Vasut writel(divider >> 8, &uart_regs->dlh);
76237ce0feSMarek Vasut writel(LCR_WLS0 | LCR_WLS1, &uart_regs->lcr);
77237ce0feSMarek Vasut
78237ce0feSMarek Vasut /* Enable UART */
79237ce0feSMarek Vasut writel(IER_UUE, &uart_regs->ier);
80237ce0feSMarek Vasut }
81379be585SJean-Christophe PLAGNIOL-VILLARD
82cbfa67a1SMarcel Ziswiler #ifndef CONFIG_DM_SERIAL
pxa_uart_index_to_regs(uint32_t uart_index)83cbfa67a1SMarcel Ziswiler static struct pxa_uart_regs *pxa_uart_index_to_regs(uint32_t uart_index)
84cbfa67a1SMarcel Ziswiler {
85cbfa67a1SMarcel Ziswiler switch (uart_index) {
86cbfa67a1SMarcel Ziswiler case FFUART_INDEX: return (struct pxa_uart_regs *)FFUART_BASE;
87cbfa67a1SMarcel Ziswiler case BTUART_INDEX: return (struct pxa_uart_regs *)BTUART_BASE;
88cbfa67a1SMarcel Ziswiler case STUART_INDEX: return (struct pxa_uart_regs *)STUART_BASE;
89cbfa67a1SMarcel Ziswiler case HWUART_INDEX: return (struct pxa_uart_regs *)HWUART_BASE;
90cbfa67a1SMarcel Ziswiler default:
91cbfa67a1SMarcel Ziswiler return NULL;
92cbfa67a1SMarcel Ziswiler }
93cbfa67a1SMarcel Ziswiler }
94cbfa67a1SMarcel Ziswiler
95cbfa67a1SMarcel Ziswiler /*
96cbfa67a1SMarcel Ziswiler * Enable clock and set baud rate, parity etc.
97cbfa67a1SMarcel Ziswiler */
pxa_setbrg_dev(uint32_t uart_index)98cbfa67a1SMarcel Ziswiler void pxa_setbrg_dev(uint32_t uart_index)
99cbfa67a1SMarcel Ziswiler {
100cbfa67a1SMarcel Ziswiler struct pxa_uart_regs *uart_regs = pxa_uart_index_to_regs(uart_index);
101cbfa67a1SMarcel Ziswiler if (!uart_regs)
102cbfa67a1SMarcel Ziswiler panic("Failed getting UART registers\n");
103cbfa67a1SMarcel Ziswiler
104cbfa67a1SMarcel Ziswiler pxa_setbrg_common(uart_regs, uart_index, gd->baudrate);
105cbfa67a1SMarcel Ziswiler }
106cbfa67a1SMarcel Ziswiler
107379be585SJean-Christophe PLAGNIOL-VILLARD /*
108379be585SJean-Christophe PLAGNIOL-VILLARD * Initialise the serial port with the given baudrate. The settings
109379be585SJean-Christophe PLAGNIOL-VILLARD * are always 8 data bits, no parity, 1 stop bit, no start bits.
110379be585SJean-Christophe PLAGNIOL-VILLARD */
pxa_init_dev(unsigned int uart_index)111379be585SJean-Christophe PLAGNIOL-VILLARD int pxa_init_dev(unsigned int uart_index)
112379be585SJean-Christophe PLAGNIOL-VILLARD {
113379be585SJean-Christophe PLAGNIOL-VILLARD pxa_setbrg_dev(uart_index);
114237ce0feSMarek Vasut return 0;
115379be585SJean-Christophe PLAGNIOL-VILLARD }
116379be585SJean-Christophe PLAGNIOL-VILLARD
117379be585SJean-Christophe PLAGNIOL-VILLARD /*
118379be585SJean-Christophe PLAGNIOL-VILLARD * Output a single byte to the serial port.
119379be585SJean-Christophe PLAGNIOL-VILLARD */
pxa_putc_dev(unsigned int uart_index,const char c)120379be585SJean-Christophe PLAGNIOL-VILLARD void pxa_putc_dev(unsigned int uart_index, const char c)
121379be585SJean-Christophe PLAGNIOL-VILLARD {
122237ce0feSMarek Vasut struct pxa_uart_regs *uart_regs;
123379be585SJean-Christophe PLAGNIOL-VILLARD
124055457efSAlison Wang /* If \n, also do \r */
125055457efSAlison Wang if (c == '\n')
126055457efSAlison Wang pxa_putc_dev(uart_index, '\r');
127055457efSAlison Wang
128237ce0feSMarek Vasut uart_regs = pxa_uart_index_to_regs(uart_index);
129237ce0feSMarek Vasut if (!uart_regs)
130237ce0feSMarek Vasut hang();
131379be585SJean-Christophe PLAGNIOL-VILLARD
132237ce0feSMarek Vasut while (!(readl(&uart_regs->lsr) & LSR_TEMT))
133237ce0feSMarek Vasut WATCHDOG_RESET();
134237ce0feSMarek Vasut writel(c, &uart_regs->thr);
135379be585SJean-Christophe PLAGNIOL-VILLARD }
136379be585SJean-Christophe PLAGNIOL-VILLARD
137379be585SJean-Christophe PLAGNIOL-VILLARD /*
138379be585SJean-Christophe PLAGNIOL-VILLARD * Read a single byte from the serial port. Returns 1 on success, 0
139379be585SJean-Christophe PLAGNIOL-VILLARD * otherwise. When the function is succesfull, the character read is
140379be585SJean-Christophe PLAGNIOL-VILLARD * written into its argument c.
141379be585SJean-Christophe PLAGNIOL-VILLARD */
pxa_tstc_dev(unsigned int uart_index)142379be585SJean-Christophe PLAGNIOL-VILLARD int pxa_tstc_dev(unsigned int uart_index)
143379be585SJean-Christophe PLAGNIOL-VILLARD {
144237ce0feSMarek Vasut struct pxa_uart_regs *uart_regs;
145237ce0feSMarek Vasut
146237ce0feSMarek Vasut uart_regs = pxa_uart_index_to_regs(uart_index);
147237ce0feSMarek Vasut if (!uart_regs)
148379be585SJean-Christophe PLAGNIOL-VILLARD return -1;
149237ce0feSMarek Vasut
150237ce0feSMarek Vasut return readl(&uart_regs->lsr) & LSR_DR;
151379be585SJean-Christophe PLAGNIOL-VILLARD }
152379be585SJean-Christophe PLAGNIOL-VILLARD
153379be585SJean-Christophe PLAGNIOL-VILLARD /*
154379be585SJean-Christophe PLAGNIOL-VILLARD * Read a single byte from the serial port. Returns 1 on success, 0
155379be585SJean-Christophe PLAGNIOL-VILLARD * otherwise. When the function is succesfull, the character read is
156379be585SJean-Christophe PLAGNIOL-VILLARD * written into its argument c.
157379be585SJean-Christophe PLAGNIOL-VILLARD */
pxa_getc_dev(unsigned int uart_index)158379be585SJean-Christophe PLAGNIOL-VILLARD int pxa_getc_dev(unsigned int uart_index)
159379be585SJean-Christophe PLAGNIOL-VILLARD {
160237ce0feSMarek Vasut struct pxa_uart_regs *uart_regs;
161379be585SJean-Christophe PLAGNIOL-VILLARD
162237ce0feSMarek Vasut uart_regs = pxa_uart_index_to_regs(uart_index);
163237ce0feSMarek Vasut if (!uart_regs)
164379be585SJean-Christophe PLAGNIOL-VILLARD return -1;
165237ce0feSMarek Vasut
166237ce0feSMarek Vasut while (!(readl(&uart_regs->lsr) & LSR_DR))
167237ce0feSMarek Vasut WATCHDOG_RESET();
168237ce0feSMarek Vasut return readl(&uart_regs->rbr) & 0xff;
169379be585SJean-Christophe PLAGNIOL-VILLARD }
170379be585SJean-Christophe PLAGNIOL-VILLARD
pxa_puts_dev(unsigned int uart_index,const char * s)171237ce0feSMarek Vasut void pxa_puts_dev(unsigned int uart_index, const char *s)
172379be585SJean-Christophe PLAGNIOL-VILLARD {
173237ce0feSMarek Vasut while (*s)
174379be585SJean-Christophe PLAGNIOL-VILLARD pxa_putc_dev(uart_index, *s++);
175379be585SJean-Christophe PLAGNIOL-VILLARD }
176379be585SJean-Christophe PLAGNIOL-VILLARD
177237ce0feSMarek Vasut #define pxa_uart(uart, UART) \
178237ce0feSMarek Vasut int uart##_init(void) \
179237ce0feSMarek Vasut { \
180237ce0feSMarek Vasut return pxa_init_dev(UART##_INDEX); \
181237ce0feSMarek Vasut } \
182237ce0feSMarek Vasut \
183237ce0feSMarek Vasut void uart##_setbrg(void) \
184237ce0feSMarek Vasut { \
185237ce0feSMarek Vasut return pxa_setbrg_dev(UART##_INDEX); \
186237ce0feSMarek Vasut } \
187237ce0feSMarek Vasut \
188237ce0feSMarek Vasut void uart##_putc(const char c) \
189237ce0feSMarek Vasut { \
190237ce0feSMarek Vasut return pxa_putc_dev(UART##_INDEX, c); \
191237ce0feSMarek Vasut } \
192237ce0feSMarek Vasut \
193237ce0feSMarek Vasut void uart##_puts(const char *s) \
194237ce0feSMarek Vasut { \
195237ce0feSMarek Vasut return pxa_puts_dev(UART##_INDEX, s); \
196237ce0feSMarek Vasut } \
197237ce0feSMarek Vasut \
198237ce0feSMarek Vasut int uart##_getc(void) \
199237ce0feSMarek Vasut { \
200237ce0feSMarek Vasut return pxa_getc_dev(UART##_INDEX); \
201237ce0feSMarek Vasut } \
202237ce0feSMarek Vasut \
203237ce0feSMarek Vasut int uart##_tstc(void) \
204237ce0feSMarek Vasut { \
205237ce0feSMarek Vasut return pxa_tstc_dev(UART##_INDEX); \
206237ce0feSMarek Vasut } \
207379be585SJean-Christophe PLAGNIOL-VILLARD
208237ce0feSMarek Vasut #define pxa_uart_desc(uart) \
209237ce0feSMarek Vasut struct serial_device serial_##uart##_device = \
210237ce0feSMarek Vasut { \
21190bad891SMarek Vasut .name = "serial_"#uart, \
21290bad891SMarek Vasut .start = uart##_init, \
21390bad891SMarek Vasut .stop = NULL, \
21490bad891SMarek Vasut .setbrg = uart##_setbrg, \
21590bad891SMarek Vasut .getc = uart##_getc, \
21690bad891SMarek Vasut .tstc = uart##_tstc, \
21790bad891SMarek Vasut .putc = uart##_putc, \
21890bad891SMarek Vasut .puts = uart##_puts, \
219379be585SJean-Christophe PLAGNIOL-VILLARD };
220237ce0feSMarek Vasut
221237ce0feSMarek Vasut #define pxa_uart_multi(uart, UART) \
222237ce0feSMarek Vasut pxa_uart(uart, UART) \
223237ce0feSMarek Vasut pxa_uart_desc(uart)
224237ce0feSMarek Vasut
225237ce0feSMarek Vasut #if defined(CONFIG_HWUART)
pxa_uart_multi(hwuart,HWUART)226237ce0feSMarek Vasut pxa_uart_multi(hwuart, HWUART)
227379be585SJean-Christophe PLAGNIOL-VILLARD #endif
228379be585SJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_STUART)
229237ce0feSMarek Vasut pxa_uart_multi(stuart, STUART)
230379be585SJean-Christophe PLAGNIOL-VILLARD #endif
231237ce0feSMarek Vasut #if defined(CONFIG_FFUART)
232237ce0feSMarek Vasut pxa_uart_multi(ffuart, FFUART)
233237ce0feSMarek Vasut #endif
234237ce0feSMarek Vasut #if defined(CONFIG_BTUART)
235237ce0feSMarek Vasut pxa_uart_multi(btuart, BTUART)
236237ce0feSMarek Vasut #endif
237379be585SJean-Christophe PLAGNIOL-VILLARD
238407e6a28SMarek Vasut __weak struct serial_device *default_serial_console(void)
239407e6a28SMarek Vasut {
240407e6a28SMarek Vasut #if CONFIG_CONS_INDEX == 1
241407e6a28SMarek Vasut return &serial_hwuart_device;
242407e6a28SMarek Vasut #elif CONFIG_CONS_INDEX == 2
243407e6a28SMarek Vasut return &serial_stuart_device;
244407e6a28SMarek Vasut #elif CONFIG_CONS_INDEX == 3
245407e6a28SMarek Vasut return &serial_ffuart_device;
246407e6a28SMarek Vasut #elif CONFIG_CONS_INDEX == 4
247407e6a28SMarek Vasut return &serial_btuart_device;
248407e6a28SMarek Vasut #else
249407e6a28SMarek Vasut #error "Bad CONFIG_CONS_INDEX."
250407e6a28SMarek Vasut #endif
251407e6a28SMarek Vasut }
2521fe5c110SMarek Vasut
pxa_serial_initialize(void)2531fe5c110SMarek Vasut void pxa_serial_initialize(void)
2541fe5c110SMarek Vasut {
2551fe5c110SMarek Vasut #if defined(CONFIG_FFUART)
2561fe5c110SMarek Vasut serial_register(&serial_ffuart_device);
2571fe5c110SMarek Vasut #endif
2581fe5c110SMarek Vasut #if defined(CONFIG_BTUART)
2591fe5c110SMarek Vasut serial_register(&serial_btuart_device);
2601fe5c110SMarek Vasut #endif
2611fe5c110SMarek Vasut #if defined(CONFIG_STUART)
2621fe5c110SMarek Vasut serial_register(&serial_stuart_device);
2631fe5c110SMarek Vasut #endif
2641fe5c110SMarek Vasut }
265cbfa67a1SMarcel Ziswiler #endif /* CONFIG_DM_SERIAL */
266cbfa67a1SMarcel Ziswiler
267cbfa67a1SMarcel Ziswiler #ifdef CONFIG_DM_SERIAL
pxa_serial_probe(struct udevice * dev)268cbfa67a1SMarcel Ziswiler static int pxa_serial_probe(struct udevice *dev)
269cbfa67a1SMarcel Ziswiler {
270cbfa67a1SMarcel Ziswiler struct pxa_serial_platdata *plat = dev->platdata;
271cbfa67a1SMarcel Ziswiler
272cbfa67a1SMarcel Ziswiler pxa_setbrg_common((struct pxa_uart_regs *)plat->base, plat->port,
273cbfa67a1SMarcel Ziswiler plat->baudrate);
274cbfa67a1SMarcel Ziswiler return 0;
275cbfa67a1SMarcel Ziswiler }
276cbfa67a1SMarcel Ziswiler
pxa_serial_putc(struct udevice * dev,const char ch)277cbfa67a1SMarcel Ziswiler static int pxa_serial_putc(struct udevice *dev, const char ch)
278cbfa67a1SMarcel Ziswiler {
279cbfa67a1SMarcel Ziswiler struct pxa_serial_platdata *plat = dev->platdata;
280cbfa67a1SMarcel Ziswiler struct pxa_uart_regs *uart_regs = (struct pxa_uart_regs *)plat->base;
281cbfa67a1SMarcel Ziswiler
282cbfa67a1SMarcel Ziswiler /* Wait for last character to go. */
283cbfa67a1SMarcel Ziswiler if (!(readl(&uart_regs->lsr) & LSR_TEMT))
284cbfa67a1SMarcel Ziswiler return -EAGAIN;
285cbfa67a1SMarcel Ziswiler
286cbfa67a1SMarcel Ziswiler writel(ch, &uart_regs->thr);
287cbfa67a1SMarcel Ziswiler
288cbfa67a1SMarcel Ziswiler return 0;
289cbfa67a1SMarcel Ziswiler }
290cbfa67a1SMarcel Ziswiler
pxa_serial_getc(struct udevice * dev)291cbfa67a1SMarcel Ziswiler static int pxa_serial_getc(struct udevice *dev)
292cbfa67a1SMarcel Ziswiler {
293cbfa67a1SMarcel Ziswiler struct pxa_serial_platdata *plat = dev->platdata;
294cbfa67a1SMarcel Ziswiler struct pxa_uart_regs *uart_regs = (struct pxa_uart_regs *)plat->base;
295cbfa67a1SMarcel Ziswiler
296cbfa67a1SMarcel Ziswiler /* Wait for a character to arrive. */
297cbfa67a1SMarcel Ziswiler if (!(readl(&uart_regs->lsr) & LSR_DR))
298cbfa67a1SMarcel Ziswiler return -EAGAIN;
299cbfa67a1SMarcel Ziswiler
300cbfa67a1SMarcel Ziswiler return readl(&uart_regs->rbr) & 0xff;
301cbfa67a1SMarcel Ziswiler }
302cbfa67a1SMarcel Ziswiler
pxa_serial_setbrg(struct udevice * dev,int baudrate)303cbfa67a1SMarcel Ziswiler int pxa_serial_setbrg(struct udevice *dev, int baudrate)
304cbfa67a1SMarcel Ziswiler {
305cbfa67a1SMarcel Ziswiler struct pxa_serial_platdata *plat = dev->platdata;
306cbfa67a1SMarcel Ziswiler struct pxa_uart_regs *uart_regs = (struct pxa_uart_regs *)plat->base;
307cbfa67a1SMarcel Ziswiler int port = plat->port;
308cbfa67a1SMarcel Ziswiler
309cbfa67a1SMarcel Ziswiler pxa_setbrg_common(uart_regs, port, baudrate);
310cbfa67a1SMarcel Ziswiler
311cbfa67a1SMarcel Ziswiler return 0;
312cbfa67a1SMarcel Ziswiler }
313cbfa67a1SMarcel Ziswiler
pxa_serial_pending(struct udevice * dev,bool input)314cbfa67a1SMarcel Ziswiler static int pxa_serial_pending(struct udevice *dev, bool input)
315cbfa67a1SMarcel Ziswiler {
316cbfa67a1SMarcel Ziswiler struct pxa_serial_platdata *plat = dev->platdata;
317cbfa67a1SMarcel Ziswiler struct pxa_uart_regs *uart_regs = (struct pxa_uart_regs *)plat->base;
318cbfa67a1SMarcel Ziswiler
319cbfa67a1SMarcel Ziswiler if (input)
320cbfa67a1SMarcel Ziswiler return readl(&uart_regs->lsr) & LSR_DR ? 1 : 0;
321cbfa67a1SMarcel Ziswiler else
322cbfa67a1SMarcel Ziswiler return readl(&uart_regs->lsr) & LSR_TEMT ? 0 : 1;
323cbfa67a1SMarcel Ziswiler
324cbfa67a1SMarcel Ziswiler return 0;
325cbfa67a1SMarcel Ziswiler }
326cbfa67a1SMarcel Ziswiler
327cbfa67a1SMarcel Ziswiler static const struct dm_serial_ops pxa_serial_ops = {
328cbfa67a1SMarcel Ziswiler .putc = pxa_serial_putc,
329cbfa67a1SMarcel Ziswiler .pending = pxa_serial_pending,
330cbfa67a1SMarcel Ziswiler .getc = pxa_serial_getc,
331cbfa67a1SMarcel Ziswiler .setbrg = pxa_serial_setbrg,
332cbfa67a1SMarcel Ziswiler };
333cbfa67a1SMarcel Ziswiler
334cbfa67a1SMarcel Ziswiler U_BOOT_DRIVER(serial_pxa) = {
335cbfa67a1SMarcel Ziswiler .name = "serial_pxa",
336cbfa67a1SMarcel Ziswiler .id = UCLASS_SERIAL,
337cbfa67a1SMarcel Ziswiler .probe = pxa_serial_probe,
338cbfa67a1SMarcel Ziswiler .ops = &pxa_serial_ops,
339cbfa67a1SMarcel Ziswiler .flags = DM_FLAG_PRE_RELOC,
340cbfa67a1SMarcel Ziswiler };
341cbfa67a1SMarcel Ziswiler #endif /* CONFIG_DM_SERIAL */
342