xref: /openbmc/u-boot/drivers/serial/serial_pl01x.c (revision d77447fdb122dab290fb1ad184a62456011e6e06)
120c9226cSAndreas Engel /*
220c9226cSAndreas Engel  * (C) Copyright 2000
320c9226cSAndreas Engel  * Rob Taylor, Flying Pig Systems. robt@flyingpig.com.
420c9226cSAndreas Engel  *
520c9226cSAndreas Engel  * (C) Copyright 2004
620c9226cSAndreas Engel  * ARM Ltd.
720c9226cSAndreas Engel  * Philippe Robin, <philippe.robin@arm.com>
820c9226cSAndreas Engel  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
1020c9226cSAndreas Engel  */
1120c9226cSAndreas Engel 
1248d0192fSAndreas Engel /* Simple U-Boot driver for the PrimeCell PL010/PL011 UARTs */
1320c9226cSAndreas Engel 
1420c9226cSAndreas Engel #include <common.h>
158a9cd5adSSimon Glass #include <dm.h>
16aed2fbefSSimon Glass #include <errno.h>
1720c9226cSAndreas Engel #include <watchdog.h>
18249d5219SMatt Waddel #include <asm/io.h>
1939f61477SMarek Vasut #include <serial.h>
2086256b79SMasahiro Yamada #include <dm/platform_data/serial_pl01x.h>
2139f61477SMarek Vasut #include <linux/compiler.h>
22aed2fbefSSimon Glass #include "serial_pl01x_internal.h"
2320c9226cSAndreas Engel 
248a9cd5adSSimon Glass #ifndef CONFIG_DM_SERIAL
258a9cd5adSSimon Glass 
2620c9226cSAndreas Engel static volatile unsigned char *const port[] = CONFIG_PL01x_PORTS;
27aed2fbefSSimon Glass static enum pl01x_type pl01x_type __attribute__ ((section(".data")));
28aed2fbefSSimon Glass static struct pl01x_regs *base_regs __attribute__ ((section(".data")));
2920c9226cSAndreas Engel #define NUM_PORTS (sizeof(port)/sizeof(port[0]))
3020c9226cSAndreas Engel 
31249d5219SMatt Waddel DECLARE_GLOBAL_DATA_PTR;
328a9cd5adSSimon Glass #endif
3320c9226cSAndreas Engel 
34aed2fbefSSimon Glass static int pl01x_putc(struct pl01x_regs *regs, char c)
3572d5e44cSRabin Vincent {
3620c9226cSAndreas Engel 	/* Wait until there is space in the FIFO */
37aed2fbefSSimon Glass 	if (readl(&regs->fr) & UART_PL01x_FR_TXFF)
38aed2fbefSSimon Glass 		return -EAGAIN;
3920c9226cSAndreas Engel 
4020c9226cSAndreas Engel 	/* Send the character */
4172d5e44cSRabin Vincent 	writel(c, &regs->dr);
42aed2fbefSSimon Glass 
43aed2fbefSSimon Glass 	return 0;
4420c9226cSAndreas Engel }
4520c9226cSAndreas Engel 
46aed2fbefSSimon Glass static int pl01x_getc(struct pl01x_regs *regs)
4720c9226cSAndreas Engel {
4820c9226cSAndreas Engel 	unsigned int data;
4920c9226cSAndreas Engel 
5020c9226cSAndreas Engel 	/* Wait until there is data in the FIFO */
51aed2fbefSSimon Glass 	if (readl(&regs->fr) & UART_PL01x_FR_RXFE)
52aed2fbefSSimon Glass 		return -EAGAIN;
5320c9226cSAndreas Engel 
5472d5e44cSRabin Vincent 	data = readl(&regs->dr);
5520c9226cSAndreas Engel 
5620c9226cSAndreas Engel 	/* Check for an error flag */
5720c9226cSAndreas Engel 	if (data & 0xFFFFFF00) {
5820c9226cSAndreas Engel 		/* Clear the error */
5972d5e44cSRabin Vincent 		writel(0xFFFFFFFF, &regs->ecr);
6020c9226cSAndreas Engel 		return -1;
6120c9226cSAndreas Engel 	}
6220c9226cSAndreas Engel 
6320c9226cSAndreas Engel 	return (int) data;
6420c9226cSAndreas Engel }
6520c9226cSAndreas Engel 
66aed2fbefSSimon Glass static int pl01x_tstc(struct pl01x_regs *regs)
6720c9226cSAndreas Engel {
6820c9226cSAndreas Engel 	WATCHDOG_RESET();
6972d5e44cSRabin Vincent 	return !(readl(&regs->fr) & UART_PL01x_FR_RXFE);
7020c9226cSAndreas Engel }
7139f61477SMarek Vasut 
72aed2fbefSSimon Glass static int pl01x_generic_serial_init(struct pl01x_regs *regs,
73aed2fbefSSimon Glass 				     enum pl01x_type type)
74aed2fbefSSimon Glass {
75aed2fbefSSimon Glass 	switch (type) {
76aed2fbefSSimon Glass 	case TYPE_PL010:
77f7e517b4SVikas Manocha 		/* disable everything */
78f7e517b4SVikas Manocha 		writel(0, &regs->pl010_cr);
79aed2fbefSSimon Glass 		break;
80d2ca9fd2SVikas Manocha 	case TYPE_PL011:
81eb8a4fe0SVikas Manocha #ifdef CONFIG_PL011_SERIAL_FLUSH_ON_INIT
82eb8a4fe0SVikas Manocha 		/* Empty RX fifo if necessary */
83eb8a4fe0SVikas Manocha 		if (readl(&regs->pl011_cr) & UART_PL011_CR_UARTEN) {
84eb8a4fe0SVikas Manocha 			while (!(readl(&regs->fr) & UART_PL01x_FR_RXFE))
85eb8a4fe0SVikas Manocha 				readl(&regs->dr);
86eb8a4fe0SVikas Manocha 		}
87eb8a4fe0SVikas Manocha #endif
88f7e517b4SVikas Manocha 		/* disable everything */
89f7e517b4SVikas Manocha 		writel(0, &regs->pl011_cr);
90d2ca9fd2SVikas Manocha 		break;
91d2ca9fd2SVikas Manocha 	default:
92d2ca9fd2SVikas Manocha 		return -EINVAL;
93d2ca9fd2SVikas Manocha 	}
94d2ca9fd2SVikas Manocha 
95d2ca9fd2SVikas Manocha 	return 0;
96d2ca9fd2SVikas Manocha }
97d2ca9fd2SVikas Manocha 
98*d77447fdSLinus Walleij static int pl011_set_line_control(struct pl01x_regs *regs)
99d2ca9fd2SVikas Manocha {
100d2ca9fd2SVikas Manocha 	unsigned int lcr;
101d2ca9fd2SVikas Manocha 	/*
102d2ca9fd2SVikas Manocha 	 * Internal update of baud rate register require line
103d2ca9fd2SVikas Manocha 	 * control register write
104d2ca9fd2SVikas Manocha 	 */
105d2ca9fd2SVikas Manocha 	lcr = UART_PL011_LCRH_WLEN_8 | UART_PL011_LCRH_FEN;
106aed2fbefSSimon Glass #ifdef CONFIG_PL011_SERIAL_RLCR
107d2ca9fd2SVikas Manocha 	{
108aed2fbefSSimon Glass 		int i;
109aed2fbefSSimon Glass 
110aed2fbefSSimon Glass 		/*
111aed2fbefSSimon Glass 		 * Program receive line control register after waiting
112aed2fbefSSimon Glass 		 * 10 bus cycles.  Delay be writing to readonly register
113aed2fbefSSimon Glass 		 * 10 times
114aed2fbefSSimon Glass 		 */
115aed2fbefSSimon Glass 		for (i = 0; i < 10; i++)
116aed2fbefSSimon Glass 			writel(lcr, &regs->fr);
117aed2fbefSSimon Glass 
118aed2fbefSSimon Glass 		writel(lcr, &regs->pl011_rlcr);
119d2ca9fd2SVikas Manocha 	}
120aed2fbefSSimon Glass #endif
121d2ca9fd2SVikas Manocha 	writel(lcr, &regs->pl011_lcrh);
122aed2fbefSSimon Glass 	return 0;
123aed2fbefSSimon Glass }
124aed2fbefSSimon Glass 
125aed2fbefSSimon Glass static int pl01x_generic_setbrg(struct pl01x_regs *regs, enum pl01x_type type,
126aed2fbefSSimon Glass 				int clock, int baudrate)
127aed2fbefSSimon Glass {
128aed2fbefSSimon Glass 	switch (type) {
129aed2fbefSSimon Glass 	case TYPE_PL010: {
130aed2fbefSSimon Glass 		unsigned int divisor;
131aed2fbefSSimon Glass 
132*d77447fdSLinus Walleij 		/* disable everything */
133*d77447fdSLinus Walleij 		writel(0, &regs->pl010_cr);
134*d77447fdSLinus Walleij 
135aed2fbefSSimon Glass 		switch (baudrate) {
136aed2fbefSSimon Glass 		case 9600:
137aed2fbefSSimon Glass 			divisor = UART_PL010_BAUD_9600;
138aed2fbefSSimon Glass 			break;
139aed2fbefSSimon Glass 		case 19200:
140aed2fbefSSimon Glass 			divisor = UART_PL010_BAUD_9600;
141aed2fbefSSimon Glass 			break;
142aed2fbefSSimon Glass 		case 38400:
143aed2fbefSSimon Glass 			divisor = UART_PL010_BAUD_38400;
144aed2fbefSSimon Glass 			break;
145aed2fbefSSimon Glass 		case 57600:
146aed2fbefSSimon Glass 			divisor = UART_PL010_BAUD_57600;
147aed2fbefSSimon Glass 			break;
148aed2fbefSSimon Glass 		case 115200:
149aed2fbefSSimon Glass 			divisor = UART_PL010_BAUD_115200;
150aed2fbefSSimon Glass 			break;
151aed2fbefSSimon Glass 		default:
152aed2fbefSSimon Glass 			divisor = UART_PL010_BAUD_38400;
153aed2fbefSSimon Glass 		}
154aed2fbefSSimon Glass 
155aed2fbefSSimon Glass 		writel((divisor & 0xf00) >> 8, &regs->pl010_lcrm);
156aed2fbefSSimon Glass 		writel(divisor & 0xff, &regs->pl010_lcrl);
157aed2fbefSSimon Glass 
158*d77447fdSLinus Walleij 		/*
159*d77447fdSLinus Walleij 		 * Set line control for the PL010 to be 8 bits, 1 stop bit,
160*d77447fdSLinus Walleij 		 * no parity, fifo enabled
161*d77447fdSLinus Walleij 		 */
162*d77447fdSLinus Walleij 		writel(UART_PL010_LCRH_WLEN_8 | UART_PL010_LCRH_FEN,
163*d77447fdSLinus Walleij 		       &regs->pl010_lcrh);
164aed2fbefSSimon Glass 		/* Finally, enable the UART */
165aed2fbefSSimon Glass 		writel(UART_PL010_CR_UARTEN, &regs->pl010_cr);
166aed2fbefSSimon Glass 		break;
167aed2fbefSSimon Glass 	}
168aed2fbefSSimon Glass 	case TYPE_PL011: {
169aed2fbefSSimon Glass 		unsigned int temp;
170aed2fbefSSimon Glass 		unsigned int divider;
171aed2fbefSSimon Glass 		unsigned int remainder;
172aed2fbefSSimon Glass 		unsigned int fraction;
173aed2fbefSSimon Glass 
174aed2fbefSSimon Glass 		/*
175aed2fbefSSimon Glass 		* Set baud rate
176aed2fbefSSimon Glass 		*
177aed2fbefSSimon Glass 		* IBRD = UART_CLK / (16 * BAUD_RATE)
178aed2fbefSSimon Glass 		* FBRD = RND((64 * MOD(UART_CLK,(16 * BAUD_RATE)))
179aed2fbefSSimon Glass 		*		/ (16 * BAUD_RATE))
180aed2fbefSSimon Glass 		*/
181aed2fbefSSimon Glass 		temp = 16 * baudrate;
182aed2fbefSSimon Glass 		divider = clock / temp;
183aed2fbefSSimon Glass 		remainder = clock % temp;
184aed2fbefSSimon Glass 		temp = (8 * remainder) / baudrate;
185aed2fbefSSimon Glass 		fraction = (temp >> 1) + (temp & 1);
186aed2fbefSSimon Glass 
187aed2fbefSSimon Glass 		writel(divider, &regs->pl011_ibrd);
188aed2fbefSSimon Glass 		writel(fraction, &regs->pl011_fbrd);
189aed2fbefSSimon Glass 
190*d77447fdSLinus Walleij 		pl011_set_line_control(regs);
191aed2fbefSSimon Glass 		/* Finally, enable the UART */
192aed2fbefSSimon Glass 		writel(UART_PL011_CR_UARTEN | UART_PL011_CR_TXE |
193aed2fbefSSimon Glass 		       UART_PL011_CR_RXE | UART_PL011_CR_RTS, &regs->pl011_cr);
194aed2fbefSSimon Glass 		break;
195aed2fbefSSimon Glass 	}
196aed2fbefSSimon Glass 	default:
197aed2fbefSSimon Glass 		return -EINVAL;
198aed2fbefSSimon Glass 	}
199aed2fbefSSimon Glass 
200aed2fbefSSimon Glass 	return 0;
201aed2fbefSSimon Glass }
202aed2fbefSSimon Glass 
203aed2fbefSSimon Glass #ifndef CONFIG_DM_SERIAL
204aed2fbefSSimon Glass static void pl01x_serial_init_baud(int baudrate)
205aed2fbefSSimon Glass {
206aed2fbefSSimon Glass 	int clock = 0;
207aed2fbefSSimon Glass 
208aed2fbefSSimon Glass #if defined(CONFIG_PL010_SERIAL)
209aed2fbefSSimon Glass 	pl01x_type = TYPE_PL010;
210aed2fbefSSimon Glass #elif defined(CONFIG_PL011_SERIAL)
211aed2fbefSSimon Glass 	pl01x_type = TYPE_PL011;
212aed2fbefSSimon Glass 	clock = CONFIG_PL011_CLOCK;
213aed2fbefSSimon Glass #endif
214aed2fbefSSimon Glass 	base_regs = (struct pl01x_regs *)port[CONFIG_CONS_INDEX];
215aed2fbefSSimon Glass 
216aed2fbefSSimon Glass 	pl01x_generic_serial_init(base_regs, pl01x_type);
217a7deea69SVikas Manocha 	pl01x_generic_setbrg(base_regs, pl01x_type, clock, baudrate);
218aed2fbefSSimon Glass }
219aed2fbefSSimon Glass 
220aed2fbefSSimon Glass /*
221aed2fbefSSimon Glass  * Integrator AP has two UARTs, we use the first one, at 38400-8-N-1
222aed2fbefSSimon Glass  * Integrator CP has two UARTs, use the first one, at 38400-8-N-1
223aed2fbefSSimon Glass  * Versatile PB has four UARTs.
224aed2fbefSSimon Glass  */
225aed2fbefSSimon Glass int pl01x_serial_init(void)
226aed2fbefSSimon Glass {
227aed2fbefSSimon Glass 	pl01x_serial_init_baud(CONFIG_BAUDRATE);
228aed2fbefSSimon Glass 
229aed2fbefSSimon Glass 	return 0;
230aed2fbefSSimon Glass }
231aed2fbefSSimon Glass 
232aed2fbefSSimon Glass static void pl01x_serial_putc(const char c)
233aed2fbefSSimon Glass {
234aed2fbefSSimon Glass 	if (c == '\n')
235aed2fbefSSimon Glass 		while (pl01x_putc(base_regs, '\r') == -EAGAIN);
236aed2fbefSSimon Glass 
237aed2fbefSSimon Glass 	while (pl01x_putc(base_regs, c) == -EAGAIN);
238aed2fbefSSimon Glass }
239aed2fbefSSimon Glass 
240aed2fbefSSimon Glass static int pl01x_serial_getc(void)
241aed2fbefSSimon Glass {
242aed2fbefSSimon Glass 	while (1) {
243aed2fbefSSimon Glass 		int ch = pl01x_getc(base_regs);
244aed2fbefSSimon Glass 
245aed2fbefSSimon Glass 		if (ch == -EAGAIN) {
246aed2fbefSSimon Glass 			WATCHDOG_RESET();
247aed2fbefSSimon Glass 			continue;
248aed2fbefSSimon Glass 		}
249aed2fbefSSimon Glass 
250aed2fbefSSimon Glass 		return ch;
251aed2fbefSSimon Glass 	}
252aed2fbefSSimon Glass }
253aed2fbefSSimon Glass 
254aed2fbefSSimon Glass static int pl01x_serial_tstc(void)
255aed2fbefSSimon Glass {
256aed2fbefSSimon Glass 	return pl01x_tstc(base_regs);
257aed2fbefSSimon Glass }
258aed2fbefSSimon Glass 
259aed2fbefSSimon Glass static void pl01x_serial_setbrg(void)
260aed2fbefSSimon Glass {
261aed2fbefSSimon Glass 	/*
262aed2fbefSSimon Glass 	 * Flush FIFO and wait for non-busy before changing baudrate to avoid
263aed2fbefSSimon Glass 	 * crap in console
264aed2fbefSSimon Glass 	 */
265aed2fbefSSimon Glass 	while (!(readl(&base_regs->fr) & UART_PL01x_FR_TXFE))
266aed2fbefSSimon Glass 		WATCHDOG_RESET();
267aed2fbefSSimon Glass 	while (readl(&base_regs->fr) & UART_PL01x_FR_BUSY)
268aed2fbefSSimon Glass 		WATCHDOG_RESET();
269aed2fbefSSimon Glass 	pl01x_serial_init_baud(gd->baudrate);
270aed2fbefSSimon Glass }
271aed2fbefSSimon Glass 
27239f61477SMarek Vasut static struct serial_device pl01x_serial_drv = {
27339f61477SMarek Vasut 	.name	= "pl01x_serial",
27439f61477SMarek Vasut 	.start	= pl01x_serial_init,
27539f61477SMarek Vasut 	.stop	= NULL,
27639f61477SMarek Vasut 	.setbrg	= pl01x_serial_setbrg,
27739f61477SMarek Vasut 	.putc	= pl01x_serial_putc,
278ec3fd689SMarek Vasut 	.puts	= default_serial_puts,
27939f61477SMarek Vasut 	.getc	= pl01x_serial_getc,
28039f61477SMarek Vasut 	.tstc	= pl01x_serial_tstc,
28139f61477SMarek Vasut };
28239f61477SMarek Vasut 
28339f61477SMarek Vasut void pl01x_serial_initialize(void)
28439f61477SMarek Vasut {
28539f61477SMarek Vasut 	serial_register(&pl01x_serial_drv);
28639f61477SMarek Vasut }
28739f61477SMarek Vasut 
28839f61477SMarek Vasut __weak struct serial_device *default_serial_console(void)
28939f61477SMarek Vasut {
29039f61477SMarek Vasut 	return &pl01x_serial_drv;
29139f61477SMarek Vasut }
292aed2fbefSSimon Glass 
293aed2fbefSSimon Glass #endif /* nCONFIG_DM_SERIAL */
2948a9cd5adSSimon Glass 
2958a9cd5adSSimon Glass #ifdef CONFIG_DM_SERIAL
2968a9cd5adSSimon Glass 
2978a9cd5adSSimon Glass struct pl01x_priv {
2988a9cd5adSSimon Glass 	struct pl01x_regs *regs;
2998a9cd5adSSimon Glass 	enum pl01x_type type;
3008a9cd5adSSimon Glass };
3018a9cd5adSSimon Glass 
3028a9cd5adSSimon Glass static int pl01x_serial_setbrg(struct udevice *dev, int baudrate)
3038a9cd5adSSimon Glass {
3048a9cd5adSSimon Glass 	struct pl01x_serial_platdata *plat = dev_get_platdata(dev);
3058a9cd5adSSimon Glass 	struct pl01x_priv *priv = dev_get_priv(dev);
3068a9cd5adSSimon Glass 
3078a9cd5adSSimon Glass 	pl01x_generic_setbrg(priv->regs, priv->type, plat->clock, baudrate);
3088a9cd5adSSimon Glass 
3098a9cd5adSSimon Glass 	return 0;
3108a9cd5adSSimon Glass }
3118a9cd5adSSimon Glass 
3128a9cd5adSSimon Glass static int pl01x_serial_probe(struct udevice *dev)
3138a9cd5adSSimon Glass {
3148a9cd5adSSimon Glass 	struct pl01x_serial_platdata *plat = dev_get_platdata(dev);
3158a9cd5adSSimon Glass 	struct pl01x_priv *priv = dev_get_priv(dev);
3168a9cd5adSSimon Glass 
3178a9cd5adSSimon Glass 	priv->regs = (struct pl01x_regs *)plat->base;
3188a9cd5adSSimon Glass 	priv->type = plat->type;
3198a9cd5adSSimon Glass 	return pl01x_generic_serial_init(priv->regs, priv->type);
3208a9cd5adSSimon Glass }
3218a9cd5adSSimon Glass 
3228a9cd5adSSimon Glass static int pl01x_serial_getc(struct udevice *dev)
3238a9cd5adSSimon Glass {
3248a9cd5adSSimon Glass 	struct pl01x_priv *priv = dev_get_priv(dev);
3258a9cd5adSSimon Glass 
3268a9cd5adSSimon Glass 	return pl01x_getc(priv->regs);
3278a9cd5adSSimon Glass }
3288a9cd5adSSimon Glass 
3298a9cd5adSSimon Glass static int pl01x_serial_putc(struct udevice *dev, const char ch)
3308a9cd5adSSimon Glass {
3318a9cd5adSSimon Glass 	struct pl01x_priv *priv = dev_get_priv(dev);
3328a9cd5adSSimon Glass 
3338a9cd5adSSimon Glass 	return pl01x_putc(priv->regs, ch);
3348a9cd5adSSimon Glass }
3358a9cd5adSSimon Glass 
3368a9cd5adSSimon Glass static int pl01x_serial_pending(struct udevice *dev, bool input)
3378a9cd5adSSimon Glass {
3388a9cd5adSSimon Glass 	struct pl01x_priv *priv = dev_get_priv(dev);
3398a9cd5adSSimon Glass 	unsigned int fr = readl(&priv->regs->fr);
3408a9cd5adSSimon Glass 
3418a9cd5adSSimon Glass 	if (input)
3428a9cd5adSSimon Glass 		return pl01x_tstc(priv->regs);
3438a9cd5adSSimon Glass 	else
3448a9cd5adSSimon Glass 		return fr & UART_PL01x_FR_TXFF ? 0 : 1;
3458a9cd5adSSimon Glass }
3468a9cd5adSSimon Glass 
3478a9cd5adSSimon Glass static const struct dm_serial_ops pl01x_serial_ops = {
3488a9cd5adSSimon Glass 	.putc = pl01x_serial_putc,
3498a9cd5adSSimon Glass 	.pending = pl01x_serial_pending,
3508a9cd5adSSimon Glass 	.getc = pl01x_serial_getc,
3518a9cd5adSSimon Glass 	.setbrg = pl01x_serial_setbrg,
3528a9cd5adSSimon Glass };
3538a9cd5adSSimon Glass 
3548a9cd5adSSimon Glass U_BOOT_DRIVER(serial_pl01x) = {
3558a9cd5adSSimon Glass 	.name	= "serial_pl01x",
3568a9cd5adSSimon Glass 	.id	= UCLASS_SERIAL,
3578a9cd5adSSimon Glass 	.probe = pl01x_serial_probe,
3588a9cd5adSSimon Glass 	.ops	= &pl01x_serial_ops,
3598a9cd5adSSimon Glass 	.flags = DM_FLAG_PRE_RELOC,
36059c73d75SSimon Glass 	.priv_auto_alloc_size = sizeof(struct pl01x_priv),
3618a9cd5adSSimon Glass };
3628a9cd5adSSimon Glass 
3638a9cd5adSSimon Glass #endif
364