120c9226cSAndreas Engel /* 220c9226cSAndreas Engel * (C) Copyright 2000 320c9226cSAndreas Engel * Rob Taylor, Flying Pig Systems. robt@flyingpig.com. 420c9226cSAndreas Engel * 520c9226cSAndreas Engel * (C) Copyright 2004 620c9226cSAndreas Engel * ARM Ltd. 720c9226cSAndreas Engel * Philippe Robin, <philippe.robin@arm.com> 820c9226cSAndreas Engel * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 1020c9226cSAndreas Engel */ 1120c9226cSAndreas Engel 1248d0192fSAndreas Engel /* Simple U-Boot driver for the PrimeCell PL010/PL011 UARTs */ 1320c9226cSAndreas Engel 1420c9226cSAndreas Engel #include <common.h> 158a9cd5adSSimon Glass #include <dm.h> 16aed2fbefSSimon Glass #include <errno.h> 1720c9226cSAndreas Engel #include <watchdog.h> 18249d5219SMatt Waddel #include <asm/io.h> 1939f61477SMarek Vasut #include <serial.h> 2086256b79SMasahiro Yamada #include <dm/platform_data/serial_pl01x.h> 2139f61477SMarek Vasut #include <linux/compiler.h> 22aed2fbefSSimon Glass #include "serial_pl01x_internal.h" 2320c9226cSAndreas Engel 248a9cd5adSSimon Glass #ifndef CONFIG_DM_SERIAL 258a9cd5adSSimon Glass 2620c9226cSAndreas Engel static volatile unsigned char *const port[] = CONFIG_PL01x_PORTS; 27aed2fbefSSimon Glass static enum pl01x_type pl01x_type __attribute__ ((section(".data"))); 28aed2fbefSSimon Glass static struct pl01x_regs *base_regs __attribute__ ((section(".data"))); 2920c9226cSAndreas Engel #define NUM_PORTS (sizeof(port)/sizeof(port[0])) 3020c9226cSAndreas Engel 31249d5219SMatt Waddel DECLARE_GLOBAL_DATA_PTR; 328a9cd5adSSimon Glass #endif 3320c9226cSAndreas Engel 34aed2fbefSSimon Glass static int pl01x_putc(struct pl01x_regs *regs, char c) 3572d5e44cSRabin Vincent { 3620c9226cSAndreas Engel /* Wait until there is space in the FIFO */ 37aed2fbefSSimon Glass if (readl(®s->fr) & UART_PL01x_FR_TXFF) 38aed2fbefSSimon Glass return -EAGAIN; 3920c9226cSAndreas Engel 4020c9226cSAndreas Engel /* Send the character */ 4172d5e44cSRabin Vincent writel(c, ®s->dr); 42aed2fbefSSimon Glass 43aed2fbefSSimon Glass return 0; 4420c9226cSAndreas Engel } 4520c9226cSAndreas Engel 46aed2fbefSSimon Glass static int pl01x_getc(struct pl01x_regs *regs) 4720c9226cSAndreas Engel { 4820c9226cSAndreas Engel unsigned int data; 4920c9226cSAndreas Engel 5020c9226cSAndreas Engel /* Wait until there is data in the FIFO */ 51aed2fbefSSimon Glass if (readl(®s->fr) & UART_PL01x_FR_RXFE) 52aed2fbefSSimon Glass return -EAGAIN; 5320c9226cSAndreas Engel 5472d5e44cSRabin Vincent data = readl(®s->dr); 5520c9226cSAndreas Engel 5620c9226cSAndreas Engel /* Check for an error flag */ 5720c9226cSAndreas Engel if (data & 0xFFFFFF00) { 5820c9226cSAndreas Engel /* Clear the error */ 5972d5e44cSRabin Vincent writel(0xFFFFFFFF, ®s->ecr); 6020c9226cSAndreas Engel return -1; 6120c9226cSAndreas Engel } 6220c9226cSAndreas Engel 6320c9226cSAndreas Engel return (int) data; 6420c9226cSAndreas Engel } 6520c9226cSAndreas Engel 66aed2fbefSSimon Glass static int pl01x_tstc(struct pl01x_regs *regs) 6720c9226cSAndreas Engel { 6820c9226cSAndreas Engel WATCHDOG_RESET(); 6972d5e44cSRabin Vincent return !(readl(®s->fr) & UART_PL01x_FR_RXFE); 7020c9226cSAndreas Engel } 7139f61477SMarek Vasut 72aed2fbefSSimon Glass static int pl01x_generic_serial_init(struct pl01x_regs *regs, 73aed2fbefSSimon Glass enum pl01x_type type) 74aed2fbefSSimon Glass { 75aed2fbefSSimon Glass unsigned int lcr; 76aed2fbefSSimon Glass 77aed2fbefSSimon Glass #ifdef CONFIG_PL011_SERIAL_FLUSH_ON_INIT 78aed2fbefSSimon Glass if (type == TYPE_PL011) { 79aed2fbefSSimon Glass /* Empty RX fifo if necessary */ 80aed2fbefSSimon Glass if (readl(®s->pl011_cr) & UART_PL011_CR_UARTEN) { 81aed2fbefSSimon Glass while (!(readl(®s->fr) & UART_PL01x_FR_RXFE)) 82aed2fbefSSimon Glass readl(®s->dr); 83aed2fbefSSimon Glass } 84aed2fbefSSimon Glass } 85aed2fbefSSimon Glass #endif 86aed2fbefSSimon Glass 87aed2fbefSSimon Glass /* First, disable everything */ 88aed2fbefSSimon Glass writel(0, ®s->pl010_cr); 89aed2fbefSSimon Glass 90aed2fbefSSimon Glass /* Set the UART to be 8 bits, 1 stop bit, no parity, fifo enabled */ 91aed2fbefSSimon Glass lcr = UART_PL011_LCRH_WLEN_8 | UART_PL011_LCRH_FEN; 92aed2fbefSSimon Glass writel(lcr, ®s->pl011_lcrh); 93aed2fbefSSimon Glass 94aed2fbefSSimon Glass switch (type) { 95aed2fbefSSimon Glass case TYPE_PL010: 96aed2fbefSSimon Glass break; 97aed2fbefSSimon Glass case TYPE_PL011: { 98aed2fbefSSimon Glass #ifdef CONFIG_PL011_SERIAL_RLCR 99aed2fbefSSimon Glass int i; 100aed2fbefSSimon Glass 101aed2fbefSSimon Glass /* 102aed2fbefSSimon Glass * Program receive line control register after waiting 103aed2fbefSSimon Glass * 10 bus cycles. Delay be writing to readonly register 104aed2fbefSSimon Glass * 10 times 105aed2fbefSSimon Glass */ 106aed2fbefSSimon Glass for (i = 0; i < 10; i++) 107aed2fbefSSimon Glass writel(lcr, ®s->fr); 108aed2fbefSSimon Glass 109aed2fbefSSimon Glass writel(lcr, ®s->pl011_rlcr); 110aed2fbefSSimon Glass /* lcrh needs to be set again for change to be effective */ 111aed2fbefSSimon Glass writel(lcr, ®s->pl011_lcrh); 112aed2fbefSSimon Glass #endif 113aed2fbefSSimon Glass break; 114aed2fbefSSimon Glass } 115aed2fbefSSimon Glass default: 116aed2fbefSSimon Glass return -EINVAL; 117aed2fbefSSimon Glass } 118aed2fbefSSimon Glass 119aed2fbefSSimon Glass return 0; 120aed2fbefSSimon Glass } 121aed2fbefSSimon Glass 122aed2fbefSSimon Glass static int pl01x_generic_setbrg(struct pl01x_regs *regs, enum pl01x_type type, 123aed2fbefSSimon Glass int clock, int baudrate) 124aed2fbefSSimon Glass { 125aed2fbefSSimon Glass switch (type) { 126aed2fbefSSimon Glass case TYPE_PL010: { 127aed2fbefSSimon Glass unsigned int divisor; 128aed2fbefSSimon Glass 129aed2fbefSSimon Glass switch (baudrate) { 130aed2fbefSSimon Glass case 9600: 131aed2fbefSSimon Glass divisor = UART_PL010_BAUD_9600; 132aed2fbefSSimon Glass break; 133aed2fbefSSimon Glass case 19200: 134aed2fbefSSimon Glass divisor = UART_PL010_BAUD_9600; 135aed2fbefSSimon Glass break; 136aed2fbefSSimon Glass case 38400: 137aed2fbefSSimon Glass divisor = UART_PL010_BAUD_38400; 138aed2fbefSSimon Glass break; 139aed2fbefSSimon Glass case 57600: 140aed2fbefSSimon Glass divisor = UART_PL010_BAUD_57600; 141aed2fbefSSimon Glass break; 142aed2fbefSSimon Glass case 115200: 143aed2fbefSSimon Glass divisor = UART_PL010_BAUD_115200; 144aed2fbefSSimon Glass break; 145aed2fbefSSimon Glass default: 146aed2fbefSSimon Glass divisor = UART_PL010_BAUD_38400; 147aed2fbefSSimon Glass } 148aed2fbefSSimon Glass 149aed2fbefSSimon Glass writel((divisor & 0xf00) >> 8, ®s->pl010_lcrm); 150aed2fbefSSimon Glass writel(divisor & 0xff, ®s->pl010_lcrl); 151aed2fbefSSimon Glass 152aed2fbefSSimon Glass /* Finally, enable the UART */ 153aed2fbefSSimon Glass writel(UART_PL010_CR_UARTEN, ®s->pl010_cr); 154aed2fbefSSimon Glass break; 155aed2fbefSSimon Glass } 156aed2fbefSSimon Glass case TYPE_PL011: { 157aed2fbefSSimon Glass unsigned int temp; 158aed2fbefSSimon Glass unsigned int divider; 159aed2fbefSSimon Glass unsigned int remainder; 160aed2fbefSSimon Glass unsigned int fraction; 161aed2fbefSSimon Glass 162aed2fbefSSimon Glass /* 163aed2fbefSSimon Glass * Set baud rate 164aed2fbefSSimon Glass * 165aed2fbefSSimon Glass * IBRD = UART_CLK / (16 * BAUD_RATE) 166aed2fbefSSimon Glass * FBRD = RND((64 * MOD(UART_CLK,(16 * BAUD_RATE))) 167aed2fbefSSimon Glass * / (16 * BAUD_RATE)) 168aed2fbefSSimon Glass */ 169aed2fbefSSimon Glass temp = 16 * baudrate; 170aed2fbefSSimon Glass divider = clock / temp; 171aed2fbefSSimon Glass remainder = clock % temp; 172aed2fbefSSimon Glass temp = (8 * remainder) / baudrate; 173aed2fbefSSimon Glass fraction = (temp >> 1) + (temp & 1); 174aed2fbefSSimon Glass 175aed2fbefSSimon Glass writel(divider, ®s->pl011_ibrd); 176aed2fbefSSimon Glass writel(fraction, ®s->pl011_fbrd); 177aed2fbefSSimon Glass 178aed2fbefSSimon Glass /* Finally, enable the UART */ 179aed2fbefSSimon Glass writel(UART_PL011_CR_UARTEN | UART_PL011_CR_TXE | 180aed2fbefSSimon Glass UART_PL011_CR_RXE | UART_PL011_CR_RTS, ®s->pl011_cr); 181aed2fbefSSimon Glass break; 182aed2fbefSSimon Glass } 183aed2fbefSSimon Glass default: 184aed2fbefSSimon Glass return -EINVAL; 185aed2fbefSSimon Glass } 186aed2fbefSSimon Glass 187aed2fbefSSimon Glass return 0; 188aed2fbefSSimon Glass } 189aed2fbefSSimon Glass 190aed2fbefSSimon Glass #ifndef CONFIG_DM_SERIAL 191aed2fbefSSimon Glass static void pl01x_serial_init_baud(int baudrate) 192aed2fbefSSimon Glass { 193aed2fbefSSimon Glass int clock = 0; 194aed2fbefSSimon Glass 195aed2fbefSSimon Glass #if defined(CONFIG_PL010_SERIAL) 196aed2fbefSSimon Glass pl01x_type = TYPE_PL010; 197aed2fbefSSimon Glass #elif defined(CONFIG_PL011_SERIAL) 198aed2fbefSSimon Glass pl01x_type = TYPE_PL011; 199aed2fbefSSimon Glass clock = CONFIG_PL011_CLOCK; 200aed2fbefSSimon Glass #endif 201aed2fbefSSimon Glass base_regs = (struct pl01x_regs *)port[CONFIG_CONS_INDEX]; 202aed2fbefSSimon Glass 203aed2fbefSSimon Glass pl01x_generic_serial_init(base_regs, pl01x_type); 204*a7deea69SVikas Manocha pl01x_generic_setbrg(base_regs, pl01x_type, clock, baudrate); 205aed2fbefSSimon Glass } 206aed2fbefSSimon Glass 207aed2fbefSSimon Glass /* 208aed2fbefSSimon Glass * Integrator AP has two UARTs, we use the first one, at 38400-8-N-1 209aed2fbefSSimon Glass * Integrator CP has two UARTs, use the first one, at 38400-8-N-1 210aed2fbefSSimon Glass * Versatile PB has four UARTs. 211aed2fbefSSimon Glass */ 212aed2fbefSSimon Glass int pl01x_serial_init(void) 213aed2fbefSSimon Glass { 214aed2fbefSSimon Glass pl01x_serial_init_baud(CONFIG_BAUDRATE); 215aed2fbefSSimon Glass 216aed2fbefSSimon Glass return 0; 217aed2fbefSSimon Glass } 218aed2fbefSSimon Glass 219aed2fbefSSimon Glass static void pl01x_serial_putc(const char c) 220aed2fbefSSimon Glass { 221aed2fbefSSimon Glass if (c == '\n') 222aed2fbefSSimon Glass while (pl01x_putc(base_regs, '\r') == -EAGAIN); 223aed2fbefSSimon Glass 224aed2fbefSSimon Glass while (pl01x_putc(base_regs, c) == -EAGAIN); 225aed2fbefSSimon Glass } 226aed2fbefSSimon Glass 227aed2fbefSSimon Glass static int pl01x_serial_getc(void) 228aed2fbefSSimon Glass { 229aed2fbefSSimon Glass while (1) { 230aed2fbefSSimon Glass int ch = pl01x_getc(base_regs); 231aed2fbefSSimon Glass 232aed2fbefSSimon Glass if (ch == -EAGAIN) { 233aed2fbefSSimon Glass WATCHDOG_RESET(); 234aed2fbefSSimon Glass continue; 235aed2fbefSSimon Glass } 236aed2fbefSSimon Glass 237aed2fbefSSimon Glass return ch; 238aed2fbefSSimon Glass } 239aed2fbefSSimon Glass } 240aed2fbefSSimon Glass 241aed2fbefSSimon Glass static int pl01x_serial_tstc(void) 242aed2fbefSSimon Glass { 243aed2fbefSSimon Glass return pl01x_tstc(base_regs); 244aed2fbefSSimon Glass } 245aed2fbefSSimon Glass 246aed2fbefSSimon Glass static void pl01x_serial_setbrg(void) 247aed2fbefSSimon Glass { 248aed2fbefSSimon Glass /* 249aed2fbefSSimon Glass * Flush FIFO and wait for non-busy before changing baudrate to avoid 250aed2fbefSSimon Glass * crap in console 251aed2fbefSSimon Glass */ 252aed2fbefSSimon Glass while (!(readl(&base_regs->fr) & UART_PL01x_FR_TXFE)) 253aed2fbefSSimon Glass WATCHDOG_RESET(); 254aed2fbefSSimon Glass while (readl(&base_regs->fr) & UART_PL01x_FR_BUSY) 255aed2fbefSSimon Glass WATCHDOG_RESET(); 256aed2fbefSSimon Glass pl01x_serial_init_baud(gd->baudrate); 257aed2fbefSSimon Glass } 258aed2fbefSSimon Glass 25939f61477SMarek Vasut static struct serial_device pl01x_serial_drv = { 26039f61477SMarek Vasut .name = "pl01x_serial", 26139f61477SMarek Vasut .start = pl01x_serial_init, 26239f61477SMarek Vasut .stop = NULL, 26339f61477SMarek Vasut .setbrg = pl01x_serial_setbrg, 26439f61477SMarek Vasut .putc = pl01x_serial_putc, 265ec3fd689SMarek Vasut .puts = default_serial_puts, 26639f61477SMarek Vasut .getc = pl01x_serial_getc, 26739f61477SMarek Vasut .tstc = pl01x_serial_tstc, 26839f61477SMarek Vasut }; 26939f61477SMarek Vasut 27039f61477SMarek Vasut void pl01x_serial_initialize(void) 27139f61477SMarek Vasut { 27239f61477SMarek Vasut serial_register(&pl01x_serial_drv); 27339f61477SMarek Vasut } 27439f61477SMarek Vasut 27539f61477SMarek Vasut __weak struct serial_device *default_serial_console(void) 27639f61477SMarek Vasut { 27739f61477SMarek Vasut return &pl01x_serial_drv; 27839f61477SMarek Vasut } 279aed2fbefSSimon Glass 280aed2fbefSSimon Glass #endif /* nCONFIG_DM_SERIAL */ 2818a9cd5adSSimon Glass 2828a9cd5adSSimon Glass #ifdef CONFIG_DM_SERIAL 2838a9cd5adSSimon Glass 2848a9cd5adSSimon Glass struct pl01x_priv { 2858a9cd5adSSimon Glass struct pl01x_regs *regs; 2868a9cd5adSSimon Glass enum pl01x_type type; 2878a9cd5adSSimon Glass }; 2888a9cd5adSSimon Glass 2898a9cd5adSSimon Glass static int pl01x_serial_setbrg(struct udevice *dev, int baudrate) 2908a9cd5adSSimon Glass { 2918a9cd5adSSimon Glass struct pl01x_serial_platdata *plat = dev_get_platdata(dev); 2928a9cd5adSSimon Glass struct pl01x_priv *priv = dev_get_priv(dev); 2938a9cd5adSSimon Glass 2948a9cd5adSSimon Glass pl01x_generic_setbrg(priv->regs, priv->type, plat->clock, baudrate); 2958a9cd5adSSimon Glass 2968a9cd5adSSimon Glass return 0; 2978a9cd5adSSimon Glass } 2988a9cd5adSSimon Glass 2998a9cd5adSSimon Glass static int pl01x_serial_probe(struct udevice *dev) 3008a9cd5adSSimon Glass { 3018a9cd5adSSimon Glass struct pl01x_serial_platdata *plat = dev_get_platdata(dev); 3028a9cd5adSSimon Glass struct pl01x_priv *priv = dev_get_priv(dev); 3038a9cd5adSSimon Glass 3048a9cd5adSSimon Glass priv->regs = (struct pl01x_regs *)plat->base; 3058a9cd5adSSimon Glass priv->type = plat->type; 3068a9cd5adSSimon Glass return pl01x_generic_serial_init(priv->regs, priv->type); 3078a9cd5adSSimon Glass } 3088a9cd5adSSimon Glass 3098a9cd5adSSimon Glass static int pl01x_serial_getc(struct udevice *dev) 3108a9cd5adSSimon Glass { 3118a9cd5adSSimon Glass struct pl01x_priv *priv = dev_get_priv(dev); 3128a9cd5adSSimon Glass 3138a9cd5adSSimon Glass return pl01x_getc(priv->regs); 3148a9cd5adSSimon Glass } 3158a9cd5adSSimon Glass 3168a9cd5adSSimon Glass static int pl01x_serial_putc(struct udevice *dev, const char ch) 3178a9cd5adSSimon Glass { 3188a9cd5adSSimon Glass struct pl01x_priv *priv = dev_get_priv(dev); 3198a9cd5adSSimon Glass 3208a9cd5adSSimon Glass return pl01x_putc(priv->regs, ch); 3218a9cd5adSSimon Glass } 3228a9cd5adSSimon Glass 3238a9cd5adSSimon Glass static int pl01x_serial_pending(struct udevice *dev, bool input) 3248a9cd5adSSimon Glass { 3258a9cd5adSSimon Glass struct pl01x_priv *priv = dev_get_priv(dev); 3268a9cd5adSSimon Glass unsigned int fr = readl(&priv->regs->fr); 3278a9cd5adSSimon Glass 3288a9cd5adSSimon Glass if (input) 3298a9cd5adSSimon Glass return pl01x_tstc(priv->regs); 3308a9cd5adSSimon Glass else 3318a9cd5adSSimon Glass return fr & UART_PL01x_FR_TXFF ? 0 : 1; 3328a9cd5adSSimon Glass } 3338a9cd5adSSimon Glass 3348a9cd5adSSimon Glass static const struct dm_serial_ops pl01x_serial_ops = { 3358a9cd5adSSimon Glass .putc = pl01x_serial_putc, 3368a9cd5adSSimon Glass .pending = pl01x_serial_pending, 3378a9cd5adSSimon Glass .getc = pl01x_serial_getc, 3388a9cd5adSSimon Glass .setbrg = pl01x_serial_setbrg, 3398a9cd5adSSimon Glass }; 3408a9cd5adSSimon Glass 3418a9cd5adSSimon Glass U_BOOT_DRIVER(serial_pl01x) = { 3428a9cd5adSSimon Glass .name = "serial_pl01x", 3438a9cd5adSSimon Glass .id = UCLASS_SERIAL, 3448a9cd5adSSimon Glass .probe = pl01x_serial_probe, 3458a9cd5adSSimon Glass .ops = &pl01x_serial_ops, 3468a9cd5adSSimon Glass .flags = DM_FLAG_PRE_RELOC, 3478a9cd5adSSimon Glass }; 3488a9cd5adSSimon Glass 3498a9cd5adSSimon Glass #endif 350