xref: /openbmc/u-boot/drivers/ram/k3-am654-ddrss.c (revision 0c4b382f9041f9f2f00246c8a0ece90dae5451be)
1*06bda125SLokesh Vutla // SPDX-License-Identifier: GPL-2.0+
2*06bda125SLokesh Vutla /*
3*06bda125SLokesh Vutla  * Texas Instruments' AM654 DDRSS driver
4*06bda125SLokesh Vutla  *
5*06bda125SLokesh Vutla  * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/
6*06bda125SLokesh Vutla  *	Lokesh Vutla <lokeshvutla@ti.com>
7*06bda125SLokesh Vutla  */
8*06bda125SLokesh Vutla 
9*06bda125SLokesh Vutla #include <common.h>
10*06bda125SLokesh Vutla #include <clk.h>
11*06bda125SLokesh Vutla #include <dm.h>
12*06bda125SLokesh Vutla #include <ram.h>
13*06bda125SLokesh Vutla #include <asm/io.h>
14*06bda125SLokesh Vutla #include <power-domain.h>
15*06bda125SLokesh Vutla #include <dm.h>
16*06bda125SLokesh Vutla #include <asm/arch/sys_proto.h>
17*06bda125SLokesh Vutla #include <power/regulator.h>
18*06bda125SLokesh Vutla #include "k3-am654-ddrss.h"
19*06bda125SLokesh Vutla 
20*06bda125SLokesh Vutla #define LDELAY 10000
21*06bda125SLokesh Vutla 
22*06bda125SLokesh Vutla /* DDRSS PHY configuration register fixed values */
23*06bda125SLokesh Vutla #define DDRSS_DDRPHY_RANKIDR_RANK0	0
24*06bda125SLokesh Vutla 
25*06bda125SLokesh Vutla /**
26*06bda125SLokesh Vutla  * struct am654_ddrss_desc - Description of ddrss integration.
27*06bda125SLokesh Vutla  * @dev:		DDRSS device pointer
28*06bda125SLokesh Vutla  * @ddrss_ss_cfg:	DDRSS wrapper logic region base address
29*06bda125SLokesh Vutla  * @ddrss_ctl_cfg:	DDRSS controller region base address
30*06bda125SLokesh Vutla  * @ddrss_phy_cfg:	DDRSS PHY region base address
31*06bda125SLokesh Vutla  * @ddrss_clk:		DDRSS clock description
32*06bda125SLokesh Vutla  * @vtt_supply:		VTT Supply regulator
33*06bda125SLokesh Vutla  * @ddrss_pwrdmn:	DDRSS power domain description
34*06bda125SLokesh Vutla  * @params:		SDRAM configuration parameters
35*06bda125SLokesh Vutla  */
36*06bda125SLokesh Vutla struct am654_ddrss_desc {
37*06bda125SLokesh Vutla 	struct udevice *dev;
38*06bda125SLokesh Vutla 	void __iomem *ddrss_ss_cfg;
39*06bda125SLokesh Vutla 	void __iomem *ddrss_ctl_cfg;
40*06bda125SLokesh Vutla 	void __iomem *ddrss_phy_cfg;
41*06bda125SLokesh Vutla 	struct clk ddrss_clk;
42*06bda125SLokesh Vutla 	struct udevice *vtt_supply;
43*06bda125SLokesh Vutla 	struct power_domain ddrcfg_pwrdmn;
44*06bda125SLokesh Vutla 	struct power_domain ddrdata_pwrdmn;
45*06bda125SLokesh Vutla 	struct ddrss_params params;
46*06bda125SLokesh Vutla };
47*06bda125SLokesh Vutla 
ddrss_readl(void __iomem * addr,unsigned int offset)48*06bda125SLokesh Vutla static inline u32 ddrss_readl(void __iomem *addr, unsigned int offset)
49*06bda125SLokesh Vutla {
50*06bda125SLokesh Vutla 	return readl(addr + offset);
51*06bda125SLokesh Vutla }
52*06bda125SLokesh Vutla 
ddrss_writel(void __iomem * addr,unsigned int offset,u32 data)53*06bda125SLokesh Vutla static inline void ddrss_writel(void __iomem *addr, unsigned int offset,
54*06bda125SLokesh Vutla 				u32 data)
55*06bda125SLokesh Vutla {
56*06bda125SLokesh Vutla 	debug("%s: addr = 0x%p, value = 0x%x\n", __func__, addr + offset, data);
57*06bda125SLokesh Vutla 	writel(data, addr + offset);
58*06bda125SLokesh Vutla }
59*06bda125SLokesh Vutla 
60*06bda125SLokesh Vutla #define ddrss_ctl_writel(off, val) ddrss_writel(ddrss->ddrss_ctl_cfg, off, val)
61*06bda125SLokesh Vutla #define ddrss_ctl_readl(off) ddrss_readl(ddrss->ddrss_ctl_cfg, off)
62*06bda125SLokesh Vutla 
am654_ddrss_get_type(struct am654_ddrss_desc * ddrss)63*06bda125SLokesh Vutla static inline u32 am654_ddrss_get_type(struct am654_ddrss_desc *ddrss)
64*06bda125SLokesh Vutla {
65*06bda125SLokesh Vutla 	return ddrss_ctl_readl(DDRSS_DDRCTL_MSTR) & MSTR_DDR_TYPE_MASK;
66*06bda125SLokesh Vutla }
67*06bda125SLokesh Vutla 
68*06bda125SLokesh Vutla /**
69*06bda125SLokesh Vutla  * am654_ddrss_dram_wait_for_init_complete() - Wait for init to complete
70*06bda125SLokesh Vutla  *
71*06bda125SLokesh Vutla  * After detecting the DDR type this function will pause until the
72*06bda125SLokesh Vutla  * initialization is complete. Each DDR type has mask of multiple bits.
73*06bda125SLokesh Vutla  * The size of the field depends on the DDR Type. If the initialization
74*06bda125SLokesh Vutla  * does not complete and error will be returned and will cause the boot to halt.
75*06bda125SLokesh Vutla  *
76*06bda125SLokesh Vutla  */
am654_ddrss_dram_wait_for_init_complt(struct am654_ddrss_desc * ddrss)77*06bda125SLokesh Vutla static int am654_ddrss_dram_wait_for_init_complt(struct am654_ddrss_desc *ddrss)
78*06bda125SLokesh Vutla {
79*06bda125SLokesh Vutla 	u32 val, mask;
80*06bda125SLokesh Vutla 
81*06bda125SLokesh Vutla 	val = am654_ddrss_get_type(ddrss);
82*06bda125SLokesh Vutla 
83*06bda125SLokesh Vutla 	switch (val) {
84*06bda125SLokesh Vutla 	case DDR_TYPE_LPDDR4:
85*06bda125SLokesh Vutla 	case DDR_TYPE_DDR4:
86*06bda125SLokesh Vutla 		mask = DDR4_STAT_MODE_MASK;
87*06bda125SLokesh Vutla 		break;
88*06bda125SLokesh Vutla 	case DDR_TYPE_DDR3:
89*06bda125SLokesh Vutla 		mask = DDR3_STAT_MODE_MASK;
90*06bda125SLokesh Vutla 		break;
91*06bda125SLokesh Vutla 	default:
92*06bda125SLokesh Vutla 		printf("Unsupported DDR type 0x%x\n", val);
93*06bda125SLokesh Vutla 		return -EINVAL;
94*06bda125SLokesh Vutla 	}
95*06bda125SLokesh Vutla 
96*06bda125SLokesh Vutla 	if (!wait_on_value(mask, DDR_MODE_NORMAL,
97*06bda125SLokesh Vutla 			   ddrss->ddrss_ctl_cfg + DDRSS_DDRCTL_STAT, LDELAY))
98*06bda125SLokesh Vutla 		return -ETIMEDOUT;
99*06bda125SLokesh Vutla 
100*06bda125SLokesh Vutla 	return 0;
101*06bda125SLokesh Vutla }
102*06bda125SLokesh Vutla 
103*06bda125SLokesh Vutla /**
104*06bda125SLokesh Vutla  * am654_ddrss_ctrl_configuration() - Configure Controller specific registers
105*06bda125SLokesh Vutla  * @dev:		corresponding ddrss device
106*06bda125SLokesh Vutla  */
am654_ddrss_ctrl_configuration(struct am654_ddrss_desc * ddrss)107*06bda125SLokesh Vutla static void am654_ddrss_ctrl_configuration(struct am654_ddrss_desc *ddrss)
108*06bda125SLokesh Vutla {
109*06bda125SLokesh Vutla 	struct ddrss_ddrctl_timing_params *tmg = &ddrss->params.ctl_timing;
110*06bda125SLokesh Vutla 	struct ddrss_ddrctl_reg_params *reg = &ddrss->params.ctl_reg;
111*06bda125SLokesh Vutla 	struct ddrss_ddrctl_ecc_params *ecc = &ddrss->params.ctl_ecc;
112*06bda125SLokesh Vutla 	struct ddrss_ddrctl_crc_params *crc = &ddrss->params.ctl_crc;
113*06bda125SLokesh Vutla 	struct ddrss_ddrctl_map_params *map = &ddrss->params.ctl_map;
114*06bda125SLokesh Vutla 	u32 val;
115*06bda125SLokesh Vutla 
116*06bda125SLokesh Vutla 	debug("%s: DDR controller register configuration started\n", __func__);
117*06bda125SLokesh Vutla 
118*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_MSTR, reg->ddrctl_mstr);
119*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_RFSHCTL0, reg->ddrctl_rfshctl0);
120*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_RFSHTMG, reg->ddrctl_rfshtmg);
121*06bda125SLokesh Vutla 
122*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ECCCFG0, ecc->ddrctl_ecccfg0);
123*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_CRCPARCTL0, crc->ddrctl_crcparctl0);
124*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_CRCPARCTL1, crc->ddrctl_crcparctl1);
125*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_CRCPARCTL2, crc->ddrctl_crcparctl2);
126*06bda125SLokesh Vutla 
127*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_INIT0, reg->ddrctl_init0);
128*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_INIT1, reg->ddrctl_init1);
129*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_INIT3, reg->ddrctl_init3);
130*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_INIT4, reg->ddrctl_init4);
131*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_INIT5, reg->ddrctl_init5);
132*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_INIT6, reg->ddrctl_init6);
133*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_INIT7, reg->ddrctl_init7);
134*06bda125SLokesh Vutla 
135*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG0, tmg->ddrctl_dramtmg0);
136*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG1, tmg->ddrctl_dramtmg1);
137*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG2, tmg->ddrctl_dramtmg2);
138*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG3, tmg->ddrctl_dramtmg3);
139*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG4, tmg->ddrctl_dramtmg4);
140*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG5, tmg->ddrctl_dramtmg5);
141*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG8, tmg->ddrctl_dramtmg8);
142*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG9, tmg->ddrctl_dramtmg9);
143*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG11, tmg->ddrctl_dramtmg11);
144*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG12, tmg->ddrctl_dramtmg12);
145*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG13, tmg->ddrctl_dramtmg13);
146*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG15, tmg->ddrctl_dramtmg15);
147*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG17, tmg->ddrctl_dramtmg17);
148*06bda125SLokesh Vutla 
149*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ZQCTL0, reg->ddrctl_zqctl0);
150*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ZQCTL1, reg->ddrctl_zqctl1);
151*06bda125SLokesh Vutla 
152*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DFITMG0, reg->ddrctl_dfitmg0);
153*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DFITMG1, reg->ddrctl_dfitmg1);
154*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DFITMG2, reg->ddrctl_dfitmg2);
155*06bda125SLokesh Vutla 
156*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP0, map->ddrctl_addrmap0);
157*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP1, map->ddrctl_addrmap1);
158*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP2, map->ddrctl_addrmap2);
159*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP3, map->ddrctl_addrmap3);
160*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP4, map->ddrctl_addrmap4);
161*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP5, map->ddrctl_addrmap5);
162*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP6, map->ddrctl_addrmap6);
163*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP7, map->ddrctl_addrmap7);
164*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP8, map->ddrctl_addrmap8);
165*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP9, map->ddrctl_addrmap9);
166*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP10, map->ddrctl_addrmap10);
167*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP11, map->ddrctl_addrmap11);
168*06bda125SLokesh Vutla 
169*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ODTCFG, reg->ddrctl_odtcfg);
170*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_ODTMAP, reg->ddrctl_odtmap);
171*06bda125SLokesh Vutla 
172*06bda125SLokesh Vutla 	/* Disable refreshes */
173*06bda125SLokesh Vutla 	val = ddrss_ctl_readl(DDRSS_DDRCTL_RFSHCTL3);
174*06bda125SLokesh Vutla 	val |= 0x01;
175*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_RFSHCTL3, val);
176*06bda125SLokesh Vutla 
177*06bda125SLokesh Vutla 	debug("%s: DDR controller configuration completed\n", __func__);
178*06bda125SLokesh Vutla }
179*06bda125SLokesh Vutla 
180*06bda125SLokesh Vutla #define ddrss_phy_writel(off, val)					\
181*06bda125SLokesh Vutla 	do {								\
182*06bda125SLokesh Vutla 		ddrss_writel(ddrss->ddrss_phy_cfg, off, val);		\
183*06bda125SLokesh Vutla 		sdelay(10);	/* Delay at least 20 clock cycles */	\
184*06bda125SLokesh Vutla 	} while (0)
185*06bda125SLokesh Vutla 
186*06bda125SLokesh Vutla #define ddrss_phy_readl(off)						\
187*06bda125SLokesh Vutla 	({								\
188*06bda125SLokesh Vutla 		u32 val = ddrss_readl(ddrss->ddrss_phy_cfg, off);	\
189*06bda125SLokesh Vutla 		sdelay(10);	/* Delay at least 20 clock cycles */	\
190*06bda125SLokesh Vutla 		val;							\
191*06bda125SLokesh Vutla 	})
192*06bda125SLokesh Vutla 
193*06bda125SLokesh Vutla /**
194*06bda125SLokesh Vutla  * am654_ddrss_phy_configuration() - Configure PHY specific registers
195*06bda125SLokesh Vutla  * @ddrss:		corresponding ddrss device
196*06bda125SLokesh Vutla  */
am654_ddrss_phy_configuration(struct am654_ddrss_desc * ddrss)197*06bda125SLokesh Vutla static void am654_ddrss_phy_configuration(struct am654_ddrss_desc *ddrss)
198*06bda125SLokesh Vutla {
199*06bda125SLokesh Vutla 	struct ddrss_ddrphy_ioctl_params *ioctl = &ddrss->params.phy_ioctl;
200*06bda125SLokesh Vutla 	struct ddrss_ddrphy_timing_params *tmg = &ddrss->params.phy_timing;
201*06bda125SLokesh Vutla 	struct ddrss_ddrphy_ctrl_params *ctrl = &ddrss->params.phy_ctrl;
202*06bda125SLokesh Vutla 	struct ddrss_ddrphy_cfg_params *cfg = &ddrss->params.phy_cfg;
203*06bda125SLokesh Vutla 	struct ddrss_ddrphy_zq_params *zq = &ddrss->params.phy_zq;
204*06bda125SLokesh Vutla 
205*06bda125SLokesh Vutla 	debug("%s: DDR phy register configuration started\n", __func__);
206*06bda125SLokesh Vutla 
207*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_PGCR1, cfg->ddrphy_pgcr1);
208*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_PGCR2, cfg->ddrphy_pgcr2);
209*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_PGCR3, cfg->ddrphy_pgcr3);
210*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_PGCR6, cfg->ddrphy_pgcr6);
211*06bda125SLokesh Vutla 
212*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_PTR3, tmg->ddrphy_ptr3);
213*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_PTR4, tmg->ddrphy_ptr4);
214*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_PTR5, tmg->ddrphy_ptr5);
215*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_PTR6, tmg->ddrphy_ptr6);
216*06bda125SLokesh Vutla 
217*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_PLLCR0, ctrl->ddrphy_pllcr0);
218*06bda125SLokesh Vutla 
219*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DXCCR, cfg->ddrphy_dxccr);
220*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DSGCR, cfg->ddrphy_dsgcr);
221*06bda125SLokesh Vutla 
222*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DCR, cfg->ddrphy_dcr);
223*06bda125SLokesh Vutla 
224*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DTPR0, tmg->ddrphy_dtpr0);
225*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DTPR1, tmg->ddrphy_dtpr1);
226*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DTPR2, tmg->ddrphy_dtpr2);
227*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DTPR3, tmg->ddrphy_dtpr3);
228*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DTPR4, tmg->ddrphy_dtpr4);
229*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DTPR5, tmg->ddrphy_dtpr5);
230*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DTPR6, tmg->ddrphy_dtpr6);
231*06bda125SLokesh Vutla 
232*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_ZQCR, zq->ddrphy_zqcr);
233*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_ZQ0PR0, zq->ddrphy_zq0pr0);
234*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_ZQ1PR0, zq->ddrphy_zq1pr0);
235*06bda125SLokesh Vutla 
236*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_MR0, ctrl->ddrphy_mr0);
237*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_MR1, ctrl->ddrphy_mr1);
238*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_MR2, ctrl->ddrphy_mr2);
239*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_MR3, ctrl->ddrphy_mr3);
240*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_MR4, ctrl->ddrphy_mr4);
241*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_MR5, ctrl->ddrphy_mr5);
242*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_MR6, ctrl->ddrphy_mr6);
243*06bda125SLokesh Vutla 
244*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_VTCR0, ctrl->ddrphy_vtcr0);
245*06bda125SLokesh Vutla 
246*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX8SL0PLLCR0, cfg->ddrphy_dx8sl0pllcr0);
247*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX8SL1PLLCR0, cfg->ddrphy_dx8sl1pllcr0);
248*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX8SL2PLLCR0, cfg->ddrphy_dx8sl2pllcr0);
249*06bda125SLokesh Vutla 
250*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DTCR0, ctrl->ddrphy_dtcr0);
251*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DTCR1, ctrl->ddrphy_dtcr1);
252*06bda125SLokesh Vutla 
253*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_ACIOCR5, ioctl->ddrphy_aciocr5);
254*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_IOVCR0, ioctl->ddrphy_iovcr0);
255*06bda125SLokesh Vutla 
256*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX4GCR0, cfg->ddrphy_dx4gcr0);
257*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX4GCR1, cfg->ddrphy_dx4gcr1);
258*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX4GCR2, cfg->ddrphy_dx4gcr2);
259*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX4GCR3, cfg->ddrphy_dx4gcr3);
260*06bda125SLokesh Vutla 
261*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX0GCR4, cfg->ddrphy_dx0gcr4);
262*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX1GCR4, cfg->ddrphy_dx1gcr4);
263*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX2GCR4, cfg->ddrphy_dx2gcr4);
264*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX3GCR4, cfg->ddrphy_dx3gcr4);
265*06bda125SLokesh Vutla 
266*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_PGCR5, cfg->ddrphy_pgcr5);
267*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX0GCR5, cfg->ddrphy_dx0gcr5);
268*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX1GCR5, cfg->ddrphy_dx1gcr5);
269*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX2GCR5, cfg->ddrphy_dx2gcr5);
270*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX3GCR5, cfg->ddrphy_dx3gcr5);
271*06bda125SLokesh Vutla 
272*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_RANKIDR, DDRSS_DDRPHY_RANKIDR_RANK0);
273*06bda125SLokesh Vutla 
274*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX0GTR0, cfg->ddrphy_dx0gtr0);
275*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX1GTR0, cfg->ddrphy_dx1gtr0);
276*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX2GTR0, cfg->ddrphy_dx2gtr0);
277*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX3GTR0, cfg->ddrphy_dx3gtr0);
278*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_ODTCR, cfg->ddrphy_odtcr);
279*06bda125SLokesh Vutla 
280*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX8SL0IOCR, cfg->ddrphy_dx8sl0iocr);
281*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX8SL1IOCR, cfg->ddrphy_dx8sl1iocr);
282*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX8SL2IOCR, cfg->ddrphy_dx8sl2iocr);
283*06bda125SLokesh Vutla 
284*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX8SL0DXCTL2, cfg->ddrphy_dx8sl0dxctl2);
285*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX8SL1DXCTL2, cfg->ddrphy_dx8sl1dxctl2);
286*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX8SL2DXCTL2, cfg->ddrphy_dx8sl2dxctl2);
287*06bda125SLokesh Vutla 
288*06bda125SLokesh Vutla 	debug("%s: DDR phy register configuration completed\n", __func__);
289*06bda125SLokesh Vutla }
290*06bda125SLokesh Vutla 
__phy_builtin_init_routine(struct am654_ddrss_desc * ddrss,u32 init_value,u32 sts_mask,u32 err_mask)291*06bda125SLokesh Vutla static int __phy_builtin_init_routine(struct am654_ddrss_desc *ddrss,
292*06bda125SLokesh Vutla 				      u32 init_value, u32 sts_mask,
293*06bda125SLokesh Vutla 				      u32 err_mask)
294*06bda125SLokesh Vutla {
295*06bda125SLokesh Vutla 	int ret;
296*06bda125SLokesh Vutla 
297*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_PIR, init_value | PIR_INIT_MASK);
298*06bda125SLokesh Vutla 
299*06bda125SLokesh Vutla 	sdelay(5);	/* Delay at least 10 clock cycles */
300*06bda125SLokesh Vutla 
301*06bda125SLokesh Vutla 	if (!wait_on_value(sts_mask, sts_mask,
302*06bda125SLokesh Vutla 			   ddrss->ddrss_phy_cfg + DDRSS_DDRPHY_PGSR0, LDELAY))
303*06bda125SLokesh Vutla 		return -ETIMEDOUT;
304*06bda125SLokesh Vutla 
305*06bda125SLokesh Vutla 	sdelay(16);	/* Delay at least 32 clock cycles */
306*06bda125SLokesh Vutla 
307*06bda125SLokesh Vutla 	ret = ddrss_phy_readl(DDRSS_DDRPHY_PGSR0);
308*06bda125SLokesh Vutla 	debug("%s: PGSR0 val = 0x%x\n", __func__, ret);
309*06bda125SLokesh Vutla 	if (ret & err_mask)
310*06bda125SLokesh Vutla 		return -EINVAL;
311*06bda125SLokesh Vutla 
312*06bda125SLokesh Vutla 	return 0;
313*06bda125SLokesh Vutla }
314*06bda125SLokesh Vutla 
write_leveling(struct am654_ddrss_desc * ddrss)315*06bda125SLokesh Vutla int write_leveling(struct am654_ddrss_desc *ddrss)
316*06bda125SLokesh Vutla {
317*06bda125SLokesh Vutla 	int ret;
318*06bda125SLokesh Vutla 
319*06bda125SLokesh Vutla 	debug("%s: Write leveling started\n", __func__);
320*06bda125SLokesh Vutla 
321*06bda125SLokesh Vutla 	ret = __phy_builtin_init_routine(ddrss, PIR_WL_MASK, PGSR0_WLDONE_MASK,
322*06bda125SLokesh Vutla 					 PGSR0_WLERR_MASK);
323*06bda125SLokesh Vutla 	if (ret) {
324*06bda125SLokesh Vutla 		if (ret == -ETIMEDOUT)
325*06bda125SLokesh Vutla 			printf("%s: ERROR: Write leveling timedout\n",
326*06bda125SLokesh Vutla 			       __func__);
327*06bda125SLokesh Vutla 		else
328*06bda125SLokesh Vutla 			printf("%s:ERROR: Write leveling failed\n", __func__);
329*06bda125SLokesh Vutla 		return ret;
330*06bda125SLokesh Vutla 	}
331*06bda125SLokesh Vutla 
332*06bda125SLokesh Vutla 	debug("%s: Write leveling completed\n", __func__);
333*06bda125SLokesh Vutla 	return 0;
334*06bda125SLokesh Vutla }
335*06bda125SLokesh Vutla 
read_dqs_training(struct am654_ddrss_desc * ddrss)336*06bda125SLokesh Vutla int read_dqs_training(struct am654_ddrss_desc *ddrss)
337*06bda125SLokesh Vutla {
338*06bda125SLokesh Vutla 	int ret;
339*06bda125SLokesh Vutla 
340*06bda125SLokesh Vutla 	debug("%s: Read DQS training started\n", __func__);
341*06bda125SLokesh Vutla 
342*06bda125SLokesh Vutla 	ret = __phy_builtin_init_routine(ddrss, PIR_QSGATE_MASK,
343*06bda125SLokesh Vutla 					 PGSR0_QSGDONE_MASK, PGSR0_QSGERR_MASK);
344*06bda125SLokesh Vutla 	if (ret) {
345*06bda125SLokesh Vutla 		if (ret == -ETIMEDOUT)
346*06bda125SLokesh Vutla 			printf("%s: ERROR: Read DQS timedout\n", __func__);
347*06bda125SLokesh Vutla 		else
348*06bda125SLokesh Vutla 			printf("%s:ERROR: Read DQS Gate training failed\n",
349*06bda125SLokesh Vutla 			       __func__);
350*06bda125SLokesh Vutla 		return ret;
351*06bda125SLokesh Vutla 	}
352*06bda125SLokesh Vutla 
353*06bda125SLokesh Vutla 	debug("%s: Read DQS training completed\n", __func__);
354*06bda125SLokesh Vutla 	return 0;
355*06bda125SLokesh Vutla }
356*06bda125SLokesh Vutla 
rest_training(struct am654_ddrss_desc * ddrss)357*06bda125SLokesh Vutla int rest_training(struct am654_ddrss_desc *ddrss)
358*06bda125SLokesh Vutla {
359*06bda125SLokesh Vutla 	int ret;
360*06bda125SLokesh Vutla 	u32 val;
361*06bda125SLokesh Vutla 	u32 dgsl0, dgsl1, dgsl2, dgsl3, rddly, rd2wr_wr2rd;
362*06bda125SLokesh Vutla 
363*06bda125SLokesh Vutla 	debug("%s: Rest of the training started\n", __func__);
364*06bda125SLokesh Vutla 
365*06bda125SLokesh Vutla 	debug("%s: Write Leveling adjustment\n", __func__);
366*06bda125SLokesh Vutla 	ret = __phy_builtin_init_routine(ddrss, PIR_WLADJ_MASK,
367*06bda125SLokesh Vutla 					 PGSR0_WLADONE_MASK, PGSR0_WLAERR_MASK);
368*06bda125SLokesh Vutla 	if (ret) {
369*06bda125SLokesh Vutla 		if (ret == -ETIMEDOUT)
370*06bda125SLokesh Vutla 			printf("%s:ERROR: Write Leveling adjustment timedout\n",
371*06bda125SLokesh Vutla 			       __func__);
372*06bda125SLokesh Vutla 		else
373*06bda125SLokesh Vutla 			printf("%s: ERROR: Write Leveling adjustment failed\n",
374*06bda125SLokesh Vutla 			       __func__);
375*06bda125SLokesh Vutla 		return ret;
376*06bda125SLokesh Vutla 	}
377*06bda125SLokesh Vutla 
378*06bda125SLokesh Vutla 	debug("%s: Read Deskew adjustment\n", __func__);
379*06bda125SLokesh Vutla 	ret = __phy_builtin_init_routine(ddrss, PIR_RDDSKW_MASK,
380*06bda125SLokesh Vutla 					 PGSR0_RDDONE_MASK, PGSR0_RDERR_MASK);
381*06bda125SLokesh Vutla 	if (ret) {
382*06bda125SLokesh Vutla 		if (ret == -ETIMEDOUT)
383*06bda125SLokesh Vutla 			printf("%s: ERROR: Read Deskew timedout\n", __func__);
384*06bda125SLokesh Vutla 		else
385*06bda125SLokesh Vutla 			printf("%s: ERROR: Read Deskew failed\n", __func__);
386*06bda125SLokesh Vutla 		return ret;
387*06bda125SLokesh Vutla 	}
388*06bda125SLokesh Vutla 
389*06bda125SLokesh Vutla 	debug("%s: Write Deskew adjustment\n", __func__);
390*06bda125SLokesh Vutla 	ret = __phy_builtin_init_routine(ddrss, PIR_WRDSKW_MASK,
391*06bda125SLokesh Vutla 					 PGSR0_WDDONE_MASK, PGSR0_WDERR_MASK);
392*06bda125SLokesh Vutla 	if (ret) {
393*06bda125SLokesh Vutla 		if (ret == -ETIMEDOUT)
394*06bda125SLokesh Vutla 			printf("%s: ERROR: Write Deskew timedout\n", __func__);
395*06bda125SLokesh Vutla 		else
396*06bda125SLokesh Vutla 			printf("%s: ERROR: Write Deskew failed\n", __func__);
397*06bda125SLokesh Vutla 		return ret;
398*06bda125SLokesh Vutla 	}
399*06bda125SLokesh Vutla 
400*06bda125SLokesh Vutla 	debug("%s: Read Eye training\n", __func__);
401*06bda125SLokesh Vutla 	ret = __phy_builtin_init_routine(ddrss, PIR_RDEYE_MASK,
402*06bda125SLokesh Vutla 					 PGSR0_REDONE_MASK, PGSR0_REERR_MASK);
403*06bda125SLokesh Vutla 	if (ret) {
404*06bda125SLokesh Vutla 		if (ret == -ETIMEDOUT)
405*06bda125SLokesh Vutla 			printf("%s: ERROR: Read Eye training timedout\n",
406*06bda125SLokesh Vutla 			       __func__);
407*06bda125SLokesh Vutla 		else
408*06bda125SLokesh Vutla 			printf("%s: ERROR: Read Eye training failed\n",
409*06bda125SLokesh Vutla 			       __func__);
410*06bda125SLokesh Vutla 		return ret;
411*06bda125SLokesh Vutla 	}
412*06bda125SLokesh Vutla 
413*06bda125SLokesh Vutla 	debug("%s: Write Eye training\n", __func__);
414*06bda125SLokesh Vutla 	ret = __phy_builtin_init_routine(ddrss, PIR_WREYE_MASK,
415*06bda125SLokesh Vutla 					 PGSR0_WEDONE_MASK, PGSR0_WEERR_MASK);
416*06bda125SLokesh Vutla 	if (ret) {
417*06bda125SLokesh Vutla 		if (ret == -ETIMEDOUT)
418*06bda125SLokesh Vutla 			printf("%s: ERROR: Write Eye training timedout\n",
419*06bda125SLokesh Vutla 			       __func__);
420*06bda125SLokesh Vutla 		else
421*06bda125SLokesh Vutla 			printf("%s: ERROR: Write Eye training failed\n",
422*06bda125SLokesh Vutla 			       __func__);
423*06bda125SLokesh Vutla 		return ret;
424*06bda125SLokesh Vutla 	}
425*06bda125SLokesh Vutla 
426*06bda125SLokesh Vutla 	debug("%s: VREF training\n", __func__);
427*06bda125SLokesh Vutla 	ret = __phy_builtin_init_routine(ddrss, PIR_VREF_MASK, PGSR0_VDONE_MASK,
428*06bda125SLokesh Vutla 					 PGSR0_VERR_MASK);
429*06bda125SLokesh Vutla 	if (ret) {
430*06bda125SLokesh Vutla 		if (ret == -ETIMEDOUT)
431*06bda125SLokesh Vutla 			printf("%s: ERROR: VREF training timedout\n", __func__);
432*06bda125SLokesh Vutla 		else
433*06bda125SLokesh Vutla 			printf("%s: ERROR: VREF training failed\n", __func__);
434*06bda125SLokesh Vutla 		return ret;
435*06bda125SLokesh Vutla 	}
436*06bda125SLokesh Vutla 
437*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_RANKIDR, 0x00000000);
438*06bda125SLokesh Vutla 	dgsl0 = (ddrss_phy_readl(DDRSS_DDRPHY_DX0GTR0) & 0x1F) >> 2;
439*06bda125SLokesh Vutla 	dgsl1 = (ddrss_phy_readl(DDRSS_DDRPHY_DX1GTR0) & 0x1F) >> 2;
440*06bda125SLokesh Vutla 	dgsl2 = (ddrss_phy_readl(DDRSS_DDRPHY_DX2GTR0) & 0x1F) >> 2;
441*06bda125SLokesh Vutla 	dgsl3 = (ddrss_phy_readl(DDRSS_DDRPHY_DX3GTR0) & 0x1F) >> 2;
442*06bda125SLokesh Vutla 
443*06bda125SLokesh Vutla 	rddly = dgsl0;
444*06bda125SLokesh Vutla 	if (dgsl1 < rddly)
445*06bda125SLokesh Vutla 		rddly = dgsl1;
446*06bda125SLokesh Vutla 	if (dgsl2 < rddly)
447*06bda125SLokesh Vutla 		rddly = dgsl2;
448*06bda125SLokesh Vutla 	if (dgsl3 < rddly)
449*06bda125SLokesh Vutla 		rddly = dgsl3;
450*06bda125SLokesh Vutla 
451*06bda125SLokesh Vutla 	rddly += 5;
452*06bda125SLokesh Vutla 
453*06bda125SLokesh Vutla 	/* Update rddly based on dgsl values */
454*06bda125SLokesh Vutla 	val = (ddrss_phy_readl(DDRSS_DDRPHY_DX0GCR0) & ~0xF00000);
455*06bda125SLokesh Vutla 	val |= (rddly << 20);
456*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX0GCR0, val);
457*06bda125SLokesh Vutla 
458*06bda125SLokesh Vutla 	val = (ddrss_phy_readl(DDRSS_DDRPHY_DX1GCR0) & ~0xF00000);
459*06bda125SLokesh Vutla 	val |= (rddly << 20);
460*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX1GCR0, val);
461*06bda125SLokesh Vutla 
462*06bda125SLokesh Vutla 	val = (ddrss_phy_readl(DDRSS_DDRPHY_DX2GCR0) & ~0xF00000);
463*06bda125SLokesh Vutla 	val |= (rddly << 20);
464*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX2GCR0, val);
465*06bda125SLokesh Vutla 
466*06bda125SLokesh Vutla 	val = (ddrss_phy_readl(DDRSS_DDRPHY_DX3GCR0) & ~0xF00000);
467*06bda125SLokesh Vutla 	val |= (rddly << 20);
468*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_DX3GCR0, val);
469*06bda125SLokesh Vutla 
470*06bda125SLokesh Vutla 	/*
471*06bda125SLokesh Vutla 	 * Add system latency derived from training back into rd2wr and wr2rd
472*06bda125SLokesh Vutla 	 * rd2wr = RL + BL/2 + 1 + WR_PREAMBLE - WL + max(DXnGTR0.DGSL) / 2
473*06bda125SLokesh Vutla 	 * wr2rd = CWL + PL + BL/2 + tWTR_L + max(DXnGTR0.DGSL) / 2
474*06bda125SLokesh Vutla 	 */
475*06bda125SLokesh Vutla 
476*06bda125SLokesh Vutla 	/* Select rank 0 */
477*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_RANKIDR, 0x00000000);
478*06bda125SLokesh Vutla 
479*06bda125SLokesh Vutla 	dgsl0 = (ddrss_phy_readl(DDRSS_DDRPHY_DX0GTR0) & 0x1F);
480*06bda125SLokesh Vutla 	dgsl1 = (ddrss_phy_readl(DDRSS_DDRPHY_DX1GTR0) & 0x1F);
481*06bda125SLokesh Vutla 	dgsl2 = (ddrss_phy_readl(DDRSS_DDRPHY_DX2GTR0) & 0x1F);
482*06bda125SLokesh Vutla 	dgsl3 = (ddrss_phy_readl(DDRSS_DDRPHY_DX3GTR0) & 0x1F);
483*06bda125SLokesh Vutla 
484*06bda125SLokesh Vutla 	/* Find maximum value across all bytes */
485*06bda125SLokesh Vutla 	rd2wr_wr2rd = dgsl0;
486*06bda125SLokesh Vutla 	if (dgsl1 > rd2wr_wr2rd)
487*06bda125SLokesh Vutla 		rd2wr_wr2rd = dgsl1;
488*06bda125SLokesh Vutla 	if (dgsl2 > rd2wr_wr2rd)
489*06bda125SLokesh Vutla 		rd2wr_wr2rd = dgsl2;
490*06bda125SLokesh Vutla 	if (dgsl3 > rd2wr_wr2rd)
491*06bda125SLokesh Vutla 		rd2wr_wr2rd = dgsl3;
492*06bda125SLokesh Vutla 
493*06bda125SLokesh Vutla 	rd2wr_wr2rd >>= 1;
494*06bda125SLokesh Vutla 
495*06bda125SLokesh Vutla 	/* Now add in adjustment to DRAMTMG2 bit fields for rd2wr and wr2rd */
496*06bda125SLokesh Vutla 	/* Clear VSWCTL.sw_done */
497*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_SWCTL,
498*06bda125SLokesh Vutla 			 ddrss_ctl_readl(DDRSS_DDRCTL_SWCTL) & ~0x1);
499*06bda125SLokesh Vutla 	/* Adjust rd2wr */
500*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG2,
501*06bda125SLokesh Vutla 			 ddrss_ctl_readl(DDRSS_DDRCTL_DRAMTMG2) +
502*06bda125SLokesh Vutla 			 (rd2wr_wr2rd << 8));
503*06bda125SLokesh Vutla 	/* Adjust wr2rd */
504*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG2,
505*06bda125SLokesh Vutla 			 ddrss_ctl_readl(DDRSS_DDRCTL_DRAMTMG2) +
506*06bda125SLokesh Vutla 			 rd2wr_wr2rd);
507*06bda125SLokesh Vutla 	/* Set VSWCTL.sw_done */
508*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_SWCTL,
509*06bda125SLokesh Vutla 			 ddrss_ctl_readl(DDRSS_DDRCTL_SWCTL) | 0x1);
510*06bda125SLokesh Vutla 	/* Wait until settings are applied */
511*06bda125SLokesh Vutla 	while (!(ddrss_ctl_readl(DDRSS_DDRCTL_SWSTAT) & 0x1)) {
512*06bda125SLokesh Vutla 		/* Do nothing */
513*06bda125SLokesh Vutla 	};
514*06bda125SLokesh Vutla 
515*06bda125SLokesh Vutla 	debug("%s: Rest of the training completed\n", __func__);
516*06bda125SLokesh Vutla 	return 0;
517*06bda125SLokesh Vutla }
518*06bda125SLokesh Vutla 
519*06bda125SLokesh Vutla /**
520*06bda125SLokesh Vutla  * am654_ddrss_init() - Initialization sequence for enabling the SDRAM
521*06bda125SLokesh Vutla  *			device attached to ddrss.
522*06bda125SLokesh Vutla  * @dev:		corresponding ddrss device
523*06bda125SLokesh Vutla  *
524*06bda125SLokesh Vutla  * Does all the initialization sequence that is required to get attached
525*06bda125SLokesh Vutla  * ddr in a working state. After this point, ddr should be accessible.
526*06bda125SLokesh Vutla  * Return: 0 if all went ok, else corresponding error message.
527*06bda125SLokesh Vutla  */
am654_ddrss_init(struct am654_ddrss_desc * ddrss)528*06bda125SLokesh Vutla static int am654_ddrss_init(struct am654_ddrss_desc *ddrss)
529*06bda125SLokesh Vutla {
530*06bda125SLokesh Vutla 	int ret;
531*06bda125SLokesh Vutla 
532*06bda125SLokesh Vutla 	debug("%s(ddrss=%p)\n", __func__, ddrss);
533*06bda125SLokesh Vutla 
534*06bda125SLokesh Vutla 	ddrss_writel(ddrss->ddrss_ss_cfg, DDRSS_V2H_CTL_REG, 0x000073FF);
535*06bda125SLokesh Vutla 
536*06bda125SLokesh Vutla 	am654_ddrss_ctrl_configuration(ddrss);
537*06bda125SLokesh Vutla 
538*06bda125SLokesh Vutla 	/* Release the reset to the controller */
539*06bda125SLokesh Vutla 	clrbits_le32(ddrss->ddrss_ss_cfg + DDRSS_SS_CTL_REG,
540*06bda125SLokesh Vutla 		     SS_CTL_REG_CTL_ARST_MASK);
541*06bda125SLokesh Vutla 
542*06bda125SLokesh Vutla 	am654_ddrss_phy_configuration(ddrss);
543*06bda125SLokesh Vutla 
544*06bda125SLokesh Vutla 	ret = __phy_builtin_init_routine(ddrss, PIR_PHY_INIT, 0x1, 0);
545*06bda125SLokesh Vutla 	if (ret) {
546*06bda125SLokesh Vutla 		dev_err(ddrss->dev, "PHY initialization failed %d\n", ret);
547*06bda125SLokesh Vutla 		return ret;
548*06bda125SLokesh Vutla 	}
549*06bda125SLokesh Vutla 
550*06bda125SLokesh Vutla 	ret = __phy_builtin_init_routine(ddrss, PIR_DRAM_INIT,
551*06bda125SLokesh Vutla 					 PGSR0_DRAM_INIT_MASK, 0);
552*06bda125SLokesh Vutla 	if (ret) {
553*06bda125SLokesh Vutla 		dev_err(ddrss->dev, "DRAM initialization failed %d\n", ret);
554*06bda125SLokesh Vutla 		return ret;
555*06bda125SLokesh Vutla 	}
556*06bda125SLokesh Vutla 
557*06bda125SLokesh Vutla 	ret = am654_ddrss_dram_wait_for_init_complt(ddrss);
558*06bda125SLokesh Vutla 	if (ret) {
559*06bda125SLokesh Vutla 		printf("%s: ERROR: DRAM Wait for init complete timedout\n",
560*06bda125SLokesh Vutla 		       __func__);
561*06bda125SLokesh Vutla 		return ret;
562*06bda125SLokesh Vutla 	}
563*06bda125SLokesh Vutla 
564*06bda125SLokesh Vutla 	ret = write_leveling(ddrss);
565*06bda125SLokesh Vutla 	if (ret)
566*06bda125SLokesh Vutla 		return ret;
567*06bda125SLokesh Vutla 
568*06bda125SLokesh Vutla 	ret = read_dqs_training(ddrss);
569*06bda125SLokesh Vutla 	if (ret)
570*06bda125SLokesh Vutla 		return ret;
571*06bda125SLokesh Vutla 
572*06bda125SLokesh Vutla 	ret = rest_training(ddrss);
573*06bda125SLokesh Vutla 	if (ret)
574*06bda125SLokesh Vutla 		return ret;
575*06bda125SLokesh Vutla 
576*06bda125SLokesh Vutla 	/* Enabling refreshes after training is done */
577*06bda125SLokesh Vutla 	ddrss_ctl_writel(DDRSS_DDRCTL_RFSHCTL3,
578*06bda125SLokesh Vutla 			 ddrss_ctl_readl(DDRSS_DDRCTL_RFSHCTL3) & ~0x1);
579*06bda125SLokesh Vutla 
580*06bda125SLokesh Vutla 	/* Disable PUBMODE after training is done */
581*06bda125SLokesh Vutla 	ddrss_phy_writel(DDRSS_DDRPHY_PGCR1,
582*06bda125SLokesh Vutla 			 ddrss_phy_readl(DDRSS_DDRPHY_PGCR1) & ~0x40);
583*06bda125SLokesh Vutla 
584*06bda125SLokesh Vutla 	return 0;
585*06bda125SLokesh Vutla }
586*06bda125SLokesh Vutla 
587*06bda125SLokesh Vutla /**
588*06bda125SLokesh Vutla  * am654_ddrss_power_on() - Enable power and clocks for ddrss
589*06bda125SLokesh Vutla  * @dev:	corresponding ddrss device
590*06bda125SLokesh Vutla  *
591*06bda125SLokesh Vutla  * Tries to enable all the corresponding clocks to the ddrss and sets it
592*06bda125SLokesh Vutla  * to the right frequency and then power on the ddrss.
593*06bda125SLokesh Vutla  * Return: 0 if all went ok, else corresponding error message.
594*06bda125SLokesh Vutla  */
am654_ddrss_power_on(struct am654_ddrss_desc * ddrss)595*06bda125SLokesh Vutla static int am654_ddrss_power_on(struct am654_ddrss_desc *ddrss)
596*06bda125SLokesh Vutla {
597*06bda125SLokesh Vutla 	int ret;
598*06bda125SLokesh Vutla 
599*06bda125SLokesh Vutla 	debug("%s(ddrss=%p)\n", __func__, ddrss);
600*06bda125SLokesh Vutla 
601*06bda125SLokesh Vutla 	ret = clk_enable(&ddrss->ddrss_clk);
602*06bda125SLokesh Vutla 	if (ret) {
603*06bda125SLokesh Vutla 		dev_err(ddrss->dev, "clk_enable() failed: %d\n", ret);
604*06bda125SLokesh Vutla 		return ret;
605*06bda125SLokesh Vutla 	}
606*06bda125SLokesh Vutla 
607*06bda125SLokesh Vutla 	ret = power_domain_on(&ddrss->ddrcfg_pwrdmn);
608*06bda125SLokesh Vutla 	if (ret) {
609*06bda125SLokesh Vutla 		dev_err(ddrss->dev, "power_domain_on() failed: %d\n", ret);
610*06bda125SLokesh Vutla 		return ret;
611*06bda125SLokesh Vutla 	}
612*06bda125SLokesh Vutla 
613*06bda125SLokesh Vutla 	ret = power_domain_on(&ddrss->ddrdata_pwrdmn);
614*06bda125SLokesh Vutla 	if (ret) {
615*06bda125SLokesh Vutla 		dev_err(ddrss->dev, "power_domain_on() failed: %d\n", ret);
616*06bda125SLokesh Vutla 		return ret;
617*06bda125SLokesh Vutla 	}
618*06bda125SLokesh Vutla 
619*06bda125SLokesh Vutla 	/* VTT enable */
620*06bda125SLokesh Vutla #if CONFIG_IS_ENABLED(DM_REGULATOR)
621*06bda125SLokesh Vutla 	device_get_supply_regulator(ddrss->dev, "vtt-supply",
622*06bda125SLokesh Vutla 				    &ddrss->vtt_supply);
623*06bda125SLokesh Vutla 	ret = regulator_set_value(ddrss->vtt_supply, 3300000);
624*06bda125SLokesh Vutla 	if (ret)
625*06bda125SLokesh Vutla 		return ret;
626*06bda125SLokesh Vutla 	debug("VTT regulator enabled\n");
627*06bda125SLokesh Vutla #endif
628*06bda125SLokesh Vutla 
629*06bda125SLokesh Vutla 	return 0;
630*06bda125SLokesh Vutla }
631*06bda125SLokesh Vutla 
632*06bda125SLokesh Vutla /**
633*06bda125SLokesh Vutla  * am654_ddrss_ofdata_to_priv() - generate private data from device tree
634*06bda125SLokesh Vutla  * @dev:	corresponding ddrss device
635*06bda125SLokesh Vutla  *
636*06bda125SLokesh Vutla  * Return: 0 if all went ok, else corresponding error message.
637*06bda125SLokesh Vutla  */
am654_ddrss_ofdata_to_priv(struct udevice * dev)638*06bda125SLokesh Vutla static int am654_ddrss_ofdata_to_priv(struct udevice *dev)
639*06bda125SLokesh Vutla {
640*06bda125SLokesh Vutla 	struct am654_ddrss_desc *ddrss = dev_get_priv(dev);
641*06bda125SLokesh Vutla 	phys_addr_t reg;
642*06bda125SLokesh Vutla 	int ret;
643*06bda125SLokesh Vutla 
644*06bda125SLokesh Vutla 	debug("%s(dev=%p)\n", __func__, dev);
645*06bda125SLokesh Vutla 
646*06bda125SLokesh Vutla 	ret = clk_get_by_index(dev, 0, &ddrss->ddrss_clk);
647*06bda125SLokesh Vutla 	if (ret) {
648*06bda125SLokesh Vutla 		dev_err(dev, "clk_get failed: %d\n", ret);
649*06bda125SLokesh Vutla 		return ret;
650*06bda125SLokesh Vutla 	}
651*06bda125SLokesh Vutla 
652*06bda125SLokesh Vutla 	ret = power_domain_get_by_index(dev, &ddrss->ddrcfg_pwrdmn, 0);
653*06bda125SLokesh Vutla 	if (ret) {
654*06bda125SLokesh Vutla 		dev_err(dev, "power_domain_get() failed: %d\n", ret);
655*06bda125SLokesh Vutla 		return ret;
656*06bda125SLokesh Vutla 	}
657*06bda125SLokesh Vutla 
658*06bda125SLokesh Vutla 	ret = power_domain_get_by_index(dev, &ddrss->ddrdata_pwrdmn, 1);
659*06bda125SLokesh Vutla 	if (ret) {
660*06bda125SLokesh Vutla 		dev_err(dev, "power_domain_get() failed: %d\n", ret);
661*06bda125SLokesh Vutla 		return ret;
662*06bda125SLokesh Vutla 	}
663*06bda125SLokesh Vutla 
664*06bda125SLokesh Vutla 	reg = devfdt_get_addr_name(dev, "ss");
665*06bda125SLokesh Vutla 	if (reg == FDT_ADDR_T_NONE) {
666*06bda125SLokesh Vutla 		dev_err(dev, "No reg property for DDRSS wrapper logic\n");
667*06bda125SLokesh Vutla 		return -EINVAL;
668*06bda125SLokesh Vutla 	}
669*06bda125SLokesh Vutla 	ddrss->ddrss_ss_cfg = (void *)reg;
670*06bda125SLokesh Vutla 
671*06bda125SLokesh Vutla 	reg = devfdt_get_addr_name(dev, "ctl");
672*06bda125SLokesh Vutla 	if (reg == FDT_ADDR_T_NONE) {
673*06bda125SLokesh Vutla 		dev_err(dev, "No reg property for Controller region\n");
674*06bda125SLokesh Vutla 		return -EINVAL;
675*06bda125SLokesh Vutla 	}
676*06bda125SLokesh Vutla 	ddrss->ddrss_ctl_cfg = (void *)reg;
677*06bda125SLokesh Vutla 
678*06bda125SLokesh Vutla 	reg = devfdt_get_addr_name(dev, "phy");
679*06bda125SLokesh Vutla 	if (reg == FDT_ADDR_T_NONE) {
680*06bda125SLokesh Vutla 		dev_err(dev, "No reg property for PHY region\n");
681*06bda125SLokesh Vutla 		return -EINVAL;
682*06bda125SLokesh Vutla 	}
683*06bda125SLokesh Vutla 	ddrss->ddrss_phy_cfg = (void *)reg;
684*06bda125SLokesh Vutla 
685*06bda125SLokesh Vutla 	ret = dev_read_u32_array(dev, "ti,ctl-reg",
686*06bda125SLokesh Vutla 				 (u32 *)&ddrss->params.ctl_reg,
687*06bda125SLokesh Vutla 				 sizeof(ddrss->params.ctl_reg) / sizeof(u32));
688*06bda125SLokesh Vutla 	if (ret) {
689*06bda125SLokesh Vutla 		dev_err(dev, "Cannot read ti,ctl-reg params\n");
690*06bda125SLokesh Vutla 		return ret;
691*06bda125SLokesh Vutla 	}
692*06bda125SLokesh Vutla 
693*06bda125SLokesh Vutla 	ret = dev_read_u32_array(dev, "ti,ctl-crc",
694*06bda125SLokesh Vutla 				 (u32 *)&ddrss->params.ctl_crc,
695*06bda125SLokesh Vutla 				 sizeof(ddrss->params.ctl_crc) / sizeof(u32));
696*06bda125SLokesh Vutla 	if (ret) {
697*06bda125SLokesh Vutla 		dev_err(dev, "Cannot read ti,ctl-crc params\n");
698*06bda125SLokesh Vutla 		return ret;
699*06bda125SLokesh Vutla 	}
700*06bda125SLokesh Vutla 
701*06bda125SLokesh Vutla 	ret = dev_read_u32_array(dev, "ti,ctl-ecc",
702*06bda125SLokesh Vutla 				 (u32 *)&ddrss->params.ctl_ecc,
703*06bda125SLokesh Vutla 				 sizeof(ddrss->params.ctl_ecc) / sizeof(u32));
704*06bda125SLokesh Vutla 	if (ret) {
705*06bda125SLokesh Vutla 		dev_err(dev, "Cannot read ti,ctl-ecc params\n");
706*06bda125SLokesh Vutla 		return ret;
707*06bda125SLokesh Vutla 	}
708*06bda125SLokesh Vutla 
709*06bda125SLokesh Vutla 	ret = dev_read_u32_array(dev, "ti,ctl-map",
710*06bda125SLokesh Vutla 				 (u32 *)&ddrss->params.ctl_map,
711*06bda125SLokesh Vutla 				 sizeof(ddrss->params.ctl_map) / sizeof(u32));
712*06bda125SLokesh Vutla 	if (ret) {
713*06bda125SLokesh Vutla 		dev_err(dev, "Cannot read ti,ctl-map params\n");
714*06bda125SLokesh Vutla 		return ret;
715*06bda125SLokesh Vutla 	}
716*06bda125SLokesh Vutla 
717*06bda125SLokesh Vutla 	ret = dev_read_u32_array(dev, "ti,ctl-pwr",
718*06bda125SLokesh Vutla 				 (u32 *)&ddrss->params.ctl_pwr,
719*06bda125SLokesh Vutla 				 sizeof(ddrss->params.ctl_pwr) / sizeof(u32));
720*06bda125SLokesh Vutla 	if (ret) {
721*06bda125SLokesh Vutla 		dev_err(dev, "Cannot read ti,ctl-pwr params\n");
722*06bda125SLokesh Vutla 		return ret;
723*06bda125SLokesh Vutla 	}
724*06bda125SLokesh Vutla 
725*06bda125SLokesh Vutla 	ret = dev_read_u32_array(dev, "ti,ctl-timing",
726*06bda125SLokesh Vutla 				 (u32 *)&ddrss->params.ctl_timing,
727*06bda125SLokesh Vutla 				 sizeof(ddrss->params.ctl_timing) /
728*06bda125SLokesh Vutla 				 sizeof(u32));
729*06bda125SLokesh Vutla 	if (ret) {
730*06bda125SLokesh Vutla 		dev_err(dev, "Cannot read ti,ctl-timing params\n");
731*06bda125SLokesh Vutla 		return ret;
732*06bda125SLokesh Vutla 	}
733*06bda125SLokesh Vutla 
734*06bda125SLokesh Vutla 	ret = dev_read_u32_array(dev, "ti,phy-cfg",
735*06bda125SLokesh Vutla 				 (u32 *)&ddrss->params.phy_cfg,
736*06bda125SLokesh Vutla 				 sizeof(ddrss->params.phy_cfg) / sizeof(u32));
737*06bda125SLokesh Vutla 	if (ret) {
738*06bda125SLokesh Vutla 		dev_err(dev, "Cannot read ti,phy-cfg params\n");
739*06bda125SLokesh Vutla 		return ret;
740*06bda125SLokesh Vutla 	}
741*06bda125SLokesh Vutla 
742*06bda125SLokesh Vutla 	ret = dev_read_u32_array(dev, "ti,phy-ctl",
743*06bda125SLokesh Vutla 				 (u32 *)&ddrss->params.phy_ctrl,
744*06bda125SLokesh Vutla 				 sizeof(ddrss->params.phy_ctrl) / sizeof(u32));
745*06bda125SLokesh Vutla 	if (ret) {
746*06bda125SLokesh Vutla 		dev_err(dev, "Cannot read ti,phy-ctl params\n");
747*06bda125SLokesh Vutla 		return ret;
748*06bda125SLokesh Vutla 	}
749*06bda125SLokesh Vutla 
750*06bda125SLokesh Vutla 	ret = dev_read_u32_array(dev, "ti,phy-ioctl",
751*06bda125SLokesh Vutla 				 (u32 *)&ddrss->params.phy_ioctl,
752*06bda125SLokesh Vutla 				 sizeof(ddrss->params.phy_ioctl) / sizeof(u32));
753*06bda125SLokesh Vutla 	if (ret) {
754*06bda125SLokesh Vutla 		dev_err(dev, "Cannot read ti,phy-ioctl params\n");
755*06bda125SLokesh Vutla 		return ret;
756*06bda125SLokesh Vutla 	}
757*06bda125SLokesh Vutla 
758*06bda125SLokesh Vutla 	ret = dev_read_u32_array(dev, "ti,phy-timing",
759*06bda125SLokesh Vutla 				 (u32 *)&ddrss->params.phy_timing,
760*06bda125SLokesh Vutla 				 sizeof(ddrss->params.phy_timing) /
761*06bda125SLokesh Vutla 				 sizeof(u32));
762*06bda125SLokesh Vutla 	if (ret) {
763*06bda125SLokesh Vutla 		dev_err(dev, "Cannot read ti,phy-timing params\n");
764*06bda125SLokesh Vutla 		return ret;
765*06bda125SLokesh Vutla 	}
766*06bda125SLokesh Vutla 
767*06bda125SLokesh Vutla 	ret = dev_read_u32_array(dev, "ti,phy-zq", (u32 *)&ddrss->params.phy_zq,
768*06bda125SLokesh Vutla 				 sizeof(ddrss->params.phy_zq) / sizeof(u32));
769*06bda125SLokesh Vutla 	if (ret) {
770*06bda125SLokesh Vutla 		dev_err(dev, "Cannot read ti,phy-zq params\n");
771*06bda125SLokesh Vutla 		return ret;
772*06bda125SLokesh Vutla 	}
773*06bda125SLokesh Vutla 
774*06bda125SLokesh Vutla 	return ret;
775*06bda125SLokesh Vutla }
776*06bda125SLokesh Vutla 
777*06bda125SLokesh Vutla /**
778*06bda125SLokesh Vutla  * am654_ddrss_probe() - Basic probe
779*06bda125SLokesh Vutla  * @dev:	corresponding ddrss device
780*06bda125SLokesh Vutla  *
781*06bda125SLokesh Vutla  * Return: 0 if all went ok, else corresponding error message
782*06bda125SLokesh Vutla  */
am654_ddrss_probe(struct udevice * dev)783*06bda125SLokesh Vutla static int am654_ddrss_probe(struct udevice *dev)
784*06bda125SLokesh Vutla {
785*06bda125SLokesh Vutla 	struct am654_ddrss_desc *ddrss = dev_get_priv(dev);
786*06bda125SLokesh Vutla 	int ret;
787*06bda125SLokesh Vutla 
788*06bda125SLokesh Vutla 	debug("%s(dev=%p)\n", __func__, dev);
789*06bda125SLokesh Vutla 
790*06bda125SLokesh Vutla 	ret = am654_ddrss_ofdata_to_priv(dev);
791*06bda125SLokesh Vutla 	if (ret)
792*06bda125SLokesh Vutla 		return ret;
793*06bda125SLokesh Vutla 
794*06bda125SLokesh Vutla 	ddrss->dev = dev;
795*06bda125SLokesh Vutla 	ret = am654_ddrss_power_on(ddrss);
796*06bda125SLokesh Vutla 	if (ret)
797*06bda125SLokesh Vutla 		return ret;
798*06bda125SLokesh Vutla 
799*06bda125SLokesh Vutla 	ret = am654_ddrss_init(ddrss);
800*06bda125SLokesh Vutla 
801*06bda125SLokesh Vutla 	return ret;
802*06bda125SLokesh Vutla }
803*06bda125SLokesh Vutla 
am654_ddrss_get_info(struct udevice * dev,struct ram_info * info)804*06bda125SLokesh Vutla static int am654_ddrss_get_info(struct udevice *dev, struct ram_info *info)
805*06bda125SLokesh Vutla {
806*06bda125SLokesh Vutla 	return 0;
807*06bda125SLokesh Vutla }
808*06bda125SLokesh Vutla 
809*06bda125SLokesh Vutla static struct ram_ops am654_ddrss_ops = {
810*06bda125SLokesh Vutla 	.get_info = am654_ddrss_get_info,
811*06bda125SLokesh Vutla };
812*06bda125SLokesh Vutla 
813*06bda125SLokesh Vutla static const struct udevice_id am654_ddrss_ids[] = {
814*06bda125SLokesh Vutla 	{ .compatible = "ti,am654-ddrss" },
815*06bda125SLokesh Vutla 	{ }
816*06bda125SLokesh Vutla };
817*06bda125SLokesh Vutla 
818*06bda125SLokesh Vutla U_BOOT_DRIVER(am654_ddrss) = {
819*06bda125SLokesh Vutla 	.name = "am654_ddrss",
820*06bda125SLokesh Vutla 	.id = UCLASS_RAM,
821*06bda125SLokesh Vutla 	.of_match = am654_ddrss_ids,
822*06bda125SLokesh Vutla 	.ops = &am654_ddrss_ops,
823*06bda125SLokesh Vutla 	.probe = am654_ddrss_probe,
824*06bda125SLokesh Vutla 	.priv_auto_alloc_size = sizeof(struct am654_ddrss_desc),
825*06bda125SLokesh Vutla };
826