1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */ 27737d5c6SDave Liu /* 3f8c42495SKumar Gala * Copyright (C) 2006-2010 Freescale Semiconductor, Inc. 47737d5c6SDave Liu * 57737d5c6SDave Liu * Dave Liu <daveliu@freescale.com> 67737d5c6SDave Liu * based on source code of Shlomi Gridish 77737d5c6SDave Liu */ 87737d5c6SDave Liu 97737d5c6SDave Liu #ifndef __UEC_H__ 107737d5c6SDave Liu #define __UEC_H__ 117737d5c6SDave Liu 12d77c779bSAnton Vorontsov #include "uccf.h" 132459afb1SQianyu Gong #include <fsl_qe.h> 14865ff856SAndy Fleming #include <phy.h> 15d77c779bSAnton Vorontsov 167737d5c6SDave Liu #define MAX_TX_THREADS 8 177737d5c6SDave Liu #define MAX_RX_THREADS 8 187737d5c6SDave Liu #define MAX_TX_QUEUES 8 197737d5c6SDave Liu #define MAX_RX_QUEUES 8 207737d5c6SDave Liu #define MAX_PREFETCHED_BDS 4 217737d5c6SDave Liu #define MAX_IPH_OFFSET_ENTRY 8 227737d5c6SDave Liu #define MAX_ENET_INIT_PARAM_ENTRIES_RX 9 237737d5c6SDave Liu #define MAX_ENET_INIT_PARAM_ENTRIES_TX 8 247737d5c6SDave Liu 257737d5c6SDave Liu /* UEC UPSMR (Protocol Specific Mode Register) 267737d5c6SDave Liu */ 277737d5c6SDave Liu #define UPSMR_ECM 0x04000000 /* Enable CAM Miss */ 287737d5c6SDave Liu #define UPSMR_HSE 0x02000000 /* Hardware Statistics Enable */ 297737d5c6SDave Liu #define UPSMR_PRO 0x00400000 /* Promiscuous */ 307737d5c6SDave Liu #define UPSMR_CAP 0x00200000 /* CAM polarity */ 317737d5c6SDave Liu #define UPSMR_RSH 0x00100000 /* Receive Short Frames */ 327737d5c6SDave Liu #define UPSMR_RPM 0x00080000 /* Reduced Pin Mode interfaces */ 337737d5c6SDave Liu #define UPSMR_R10M 0x00040000 /* RGMII/RMII 10 Mode */ 347737d5c6SDave Liu #define UPSMR_RLPB 0x00020000 /* RMII Loopback Mode */ 357737d5c6SDave Liu #define UPSMR_TBIM 0x00010000 /* Ten-bit Interface Mode */ 367737d5c6SDave Liu #define UPSMR_RMM 0x00001000 /* RMII/RGMII Mode */ 377737d5c6SDave Liu #define UPSMR_CAM 0x00000400 /* CAM Address Matching */ 387737d5c6SDave Liu #define UPSMR_BRO 0x00000200 /* Broadcast Address */ 397737d5c6SDave Liu #define UPSMR_RES1 0x00002000 /* Reserved feild - must be 1 */ 40e8efef7cSHaiying Wang #define UPSMR_SGMM 0x00000020 /* SGMII mode */ 417737d5c6SDave Liu 427737d5c6SDave Liu #define UPSMR_INIT_VALUE (UPSMR_HSE | UPSMR_RES1) 437737d5c6SDave Liu 447737d5c6SDave Liu /* UEC MACCFG1 (MAC Configuration 1 Register) 457737d5c6SDave Liu */ 467737d5c6SDave Liu #define MACCFG1_FLOW_RX 0x00000020 /* Flow Control Rx */ 477737d5c6SDave Liu #define MACCFG1_FLOW_TX 0x00000010 /* Flow Control Tx */ 487737d5c6SDave Liu #define MACCFG1_ENABLE_SYNCHED_RX 0x00000008 /* Enable Rx Sync */ 497737d5c6SDave Liu #define MACCFG1_ENABLE_RX 0x00000004 /* Enable Rx */ 507737d5c6SDave Liu #define MACCFG1_ENABLE_SYNCHED_TX 0x00000002 /* Enable Tx Sync */ 517737d5c6SDave Liu #define MACCFG1_ENABLE_TX 0x00000001 /* Enable Tx */ 527737d5c6SDave Liu 537737d5c6SDave Liu #define MACCFG1_INIT_VALUE (0) 547737d5c6SDave Liu 557737d5c6SDave Liu /* UEC MACCFG2 (MAC Configuration 2 Register) 567737d5c6SDave Liu */ 577737d5c6SDave Liu #define MACCFG2_PREL 0x00007000 587737d5c6SDave Liu #define MACCFG2_PREL_SHIFT (31 - 19) 597737d5c6SDave Liu #define MACCFG2_PREL_MASK 0x0000f000 607737d5c6SDave Liu #define MACCFG2_SRP 0x00000080 617737d5c6SDave Liu #define MACCFG2_STP 0x00000040 627737d5c6SDave Liu #define MACCFG2_RESERVED_1 0x00000020 /* must be set */ 637737d5c6SDave Liu #define MACCFG2_LC 0x00000010 /* Length Check */ 647737d5c6SDave Liu #define MACCFG2_MPE 0x00000008 657737d5c6SDave Liu #define MACCFG2_FDX 0x00000001 /* Full Duplex */ 667737d5c6SDave Liu #define MACCFG2_FDX_MASK 0x00000001 677737d5c6SDave Liu #define MACCFG2_PAD_CRC 0x00000004 687737d5c6SDave Liu #define MACCFG2_CRC_EN 0x00000002 697737d5c6SDave Liu #define MACCFG2_PAD_AND_CRC_MODE_NONE 0x00000000 707737d5c6SDave Liu #define MACCFG2_PAD_AND_CRC_MODE_CRC_ONLY 0x00000002 717737d5c6SDave Liu #define MACCFG2_PAD_AND_CRC_MODE_PAD_AND_CRC 0x00000004 727737d5c6SDave Liu #define MACCFG2_INTERFACE_MODE_NIBBLE 0x00000100 737737d5c6SDave Liu #define MACCFG2_INTERFACE_MODE_BYTE 0x00000200 747737d5c6SDave Liu #define MACCFG2_INTERFACE_MODE_MASK 0x00000300 757737d5c6SDave Liu 767737d5c6SDave Liu #define MACCFG2_INIT_VALUE (MACCFG2_PREL | MACCFG2_RESERVED_1 | \ 777737d5c6SDave Liu MACCFG2_LC | MACCFG2_PAD_CRC | MACCFG2_FDX) 787737d5c6SDave Liu 797737d5c6SDave Liu /* UEC Event Register 807737d5c6SDave Liu */ 817737d5c6SDave Liu #define UCCE_MPD 0x80000000 827737d5c6SDave Liu #define UCCE_SCAR 0x40000000 837737d5c6SDave Liu #define UCCE_GRA 0x20000000 847737d5c6SDave Liu #define UCCE_CBPR 0x10000000 857737d5c6SDave Liu #define UCCE_BSY 0x08000000 867737d5c6SDave Liu #define UCCE_RXC 0x04000000 877737d5c6SDave Liu #define UCCE_TXC 0x02000000 887737d5c6SDave Liu #define UCCE_TXE 0x01000000 897737d5c6SDave Liu #define UCCE_TXB7 0x00800000 907737d5c6SDave Liu #define UCCE_TXB6 0x00400000 917737d5c6SDave Liu #define UCCE_TXB5 0x00200000 927737d5c6SDave Liu #define UCCE_TXB4 0x00100000 937737d5c6SDave Liu #define UCCE_TXB3 0x00080000 947737d5c6SDave Liu #define UCCE_TXB2 0x00040000 957737d5c6SDave Liu #define UCCE_TXB1 0x00020000 967737d5c6SDave Liu #define UCCE_TXB0 0x00010000 977737d5c6SDave Liu #define UCCE_RXB7 0x00008000 987737d5c6SDave Liu #define UCCE_RXB6 0x00004000 997737d5c6SDave Liu #define UCCE_RXB5 0x00002000 1007737d5c6SDave Liu #define UCCE_RXB4 0x00001000 1017737d5c6SDave Liu #define UCCE_RXB3 0x00000800 1027737d5c6SDave Liu #define UCCE_RXB2 0x00000400 1037737d5c6SDave Liu #define UCCE_RXB1 0x00000200 1047737d5c6SDave Liu #define UCCE_RXB0 0x00000100 1057737d5c6SDave Liu #define UCCE_RXF7 0x00000080 1067737d5c6SDave Liu #define UCCE_RXF6 0x00000040 1077737d5c6SDave Liu #define UCCE_RXF5 0x00000020 1087737d5c6SDave Liu #define UCCE_RXF4 0x00000010 1097737d5c6SDave Liu #define UCCE_RXF3 0x00000008 1107737d5c6SDave Liu #define UCCE_RXF2 0x00000004 1117737d5c6SDave Liu #define UCCE_RXF1 0x00000002 1127737d5c6SDave Liu #define UCCE_RXF0 0x00000001 1137737d5c6SDave Liu 1147737d5c6SDave Liu #define UCCE_TXB (UCCE_TXB7 | UCCE_TXB6 | UCCE_TXB5 | UCCE_TXB4 | \ 1157737d5c6SDave Liu UCCE_TXB3 | UCCE_TXB2 | UCCE_TXB1 | UCCE_TXB0) 1167737d5c6SDave Liu #define UCCE_RXB (UCCE_RXB7 | UCCE_RXB6 | UCCE_RXB5 | UCCE_RXB4 | \ 1177737d5c6SDave Liu UCCE_RXB3 | UCCE_RXB2 | UCCE_RXB1 | UCCE_RXB0) 1187737d5c6SDave Liu #define UCCE_RXF (UCCE_RXF7 | UCCE_RXF6 | UCCE_RXF5 | UCCE_RXF4 | \ 1197737d5c6SDave Liu UCCE_RXF3 | UCCE_RXF2 | UCCE_RXF1 | UCCE_RXF0) 1207737d5c6SDave Liu #define UCCE_OTHER (UCCE_SCAR | UCCE_GRA | UCCE_CBPR | UCCE_BSY | \ 1217737d5c6SDave Liu UCCE_RXC | UCCE_TXC | UCCE_TXE) 1227737d5c6SDave Liu 1237737d5c6SDave Liu /* UEC TEMODR Register 1247737d5c6SDave Liu */ 1257737d5c6SDave Liu #define TEMODER_SCHEDULER_ENABLE 0x2000 1267737d5c6SDave Liu #define TEMODER_IP_CHECKSUM_GENERATE 0x0400 1277737d5c6SDave Liu #define TEMODER_PERFORMANCE_OPTIMIZATION_MODE1 0x0200 1287737d5c6SDave Liu #define TEMODER_RMON_STATISTICS 0x0100 1297737d5c6SDave Liu #define TEMODER_NUM_OF_QUEUES_SHIFT (15-15) 1307737d5c6SDave Liu 1317737d5c6SDave Liu #define TEMODER_INIT_VALUE 0xc000 1327737d5c6SDave Liu 1337737d5c6SDave Liu /* UEC REMODR Register 1347737d5c6SDave Liu */ 1357737d5c6SDave Liu #define REMODER_RX_RMON_STATISTICS_ENABLE 0x00001000 1367737d5c6SDave Liu #define REMODER_RX_EXTENDED_FEATURES 0x80000000 1377737d5c6SDave Liu #define REMODER_VLAN_OPERATION_TAGGED_SHIFT (31-9 ) 1387737d5c6SDave Liu #define REMODER_VLAN_OPERATION_NON_TAGGED_SHIFT (31-10) 1397737d5c6SDave Liu #define REMODER_RX_QOS_MODE_SHIFT (31-15) 1407737d5c6SDave Liu #define REMODER_RMON_STATISTICS 0x00001000 1417737d5c6SDave Liu #define REMODER_RX_EXTENDED_FILTERING 0x00000800 1427737d5c6SDave Liu #define REMODER_NUM_OF_QUEUES_SHIFT (31-23) 1437737d5c6SDave Liu #define REMODER_DYNAMIC_MAX_FRAME_LENGTH 0x00000008 1447737d5c6SDave Liu #define REMODER_DYNAMIC_MIN_FRAME_LENGTH 0x00000004 1457737d5c6SDave Liu #define REMODER_IP_CHECKSUM_CHECK 0x00000002 1467737d5c6SDave Liu #define REMODER_IP_ADDRESS_ALIGNMENT 0x00000001 1477737d5c6SDave Liu 1487737d5c6SDave Liu #define REMODER_INIT_VALUE 0 1497737d5c6SDave Liu 1507737d5c6SDave Liu /* BMRx - Bus Mode Register */ 1517737d5c6SDave Liu #define BMR_GLB 0x20 1527737d5c6SDave Liu #define BMR_BO_BE 0x10 1537737d5c6SDave Liu #define BMR_DTB_SECONDARY_BUS 0x02 1547737d5c6SDave Liu #define BMR_BDB_SECONDARY_BUS 0x01 1557737d5c6SDave Liu 1567737d5c6SDave Liu #define BMR_SHIFT 24 1577737d5c6SDave Liu #define BMR_INIT_VALUE (BMR_GLB | BMR_BO_BE) 1587737d5c6SDave Liu 1597737d5c6SDave Liu /* UEC UCCS (Ethernet Status Register) 1607737d5c6SDave Liu */ 1617737d5c6SDave Liu #define UCCS_BPR 0x02 1627737d5c6SDave Liu #define UCCS_PAU 0x02 1637737d5c6SDave Liu #define UCCS_MPD 0x01 1647737d5c6SDave Liu 1657737d5c6SDave Liu /* UEC MIIMCFG (MII Management Configuration Register) 1667737d5c6SDave Liu */ 1677737d5c6SDave Liu #define MIIMCFG_RESET_MANAGEMENT 0x80000000 1687737d5c6SDave Liu #define MIIMCFG_NO_PREAMBLE 0x00000010 1697737d5c6SDave Liu #define MIIMCFG_CLOCK_DIVIDE_SHIFT (31 - 31) 1707737d5c6SDave Liu #define MIIMCFG_CLOCK_DIVIDE_MASK 0x0000000f 1717737d5c6SDave Liu #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_4 0x00000001 1727737d5c6SDave Liu #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_6 0x00000002 1737737d5c6SDave Liu #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_8 0x00000003 1747737d5c6SDave Liu #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_10 0x00000004 1757737d5c6SDave Liu #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_14 0x00000005 1767737d5c6SDave Liu #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_20 0x00000006 1777737d5c6SDave Liu #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_28 0x00000007 1787737d5c6SDave Liu 1797737d5c6SDave Liu #define MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE \ 1807737d5c6SDave Liu MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_10 1817737d5c6SDave Liu 1827737d5c6SDave Liu /* UEC MIIMCOM (MII Management Command Register) 1837737d5c6SDave Liu */ 1847737d5c6SDave Liu #define MIIMCOM_SCAN_CYCLE 0x00000002 /* Scan cycle */ 1857737d5c6SDave Liu #define MIIMCOM_READ_CYCLE 0x00000001 /* Read cycle */ 1867737d5c6SDave Liu 1877737d5c6SDave Liu /* UEC MIIMADD (MII Management Address Register) 1887737d5c6SDave Liu */ 1897737d5c6SDave Liu #define MIIMADD_PHY_ADDRESS_SHIFT (31 - 23) 1907737d5c6SDave Liu #define MIIMADD_PHY_REGISTER_SHIFT (31 - 31) 1917737d5c6SDave Liu 1927737d5c6SDave Liu /* UEC MIIMCON (MII Management Control Register) 1937737d5c6SDave Liu */ 1947737d5c6SDave Liu #define MIIMCON_PHY_CONTROL_SHIFT (31 - 31) 1957737d5c6SDave Liu #define MIIMCON_PHY_STATUS_SHIFT (31 - 31) 1967737d5c6SDave Liu 1977737d5c6SDave Liu /* UEC MIIMIND (MII Management Indicator Register) 1987737d5c6SDave Liu */ 1997737d5c6SDave Liu #define MIIMIND_NOT_VALID 0x00000004 2007737d5c6SDave Liu #define MIIMIND_SCAN 0x00000002 2017737d5c6SDave Liu #define MIIMIND_BUSY 0x00000001 2027737d5c6SDave Liu 2037737d5c6SDave Liu /* UEC UTBIPAR (Ten Bit Interface Physical Address Register) 2047737d5c6SDave Liu */ 2057737d5c6SDave Liu #define UTBIPAR_PHY_ADDRESS_SHIFT (31 - 31) 2067737d5c6SDave Liu #define UTBIPAR_PHY_ADDRESS_MASK 0x0000001f 2077737d5c6SDave Liu 2087737d5c6SDave Liu /* UEC UESCR (Ethernet Statistics Control Register) 2097737d5c6SDave Liu */ 2107737d5c6SDave Liu #define UESCR_AUTOZ 0x8000 2117737d5c6SDave Liu #define UESCR_CLRCNT 0x4000 2127737d5c6SDave Liu #define UESCR_MAXCOV_SHIFT (15 - 7) 2137737d5c6SDave Liu #define UESCR_SCOV_SHIFT (15 - 15) 2147737d5c6SDave Liu 2157737d5c6SDave Liu /****** Tx data struct collection ******/ 2167737d5c6SDave Liu /* Tx thread data, each Tx thread has one this struct. 2177737d5c6SDave Liu */ 2187737d5c6SDave Liu typedef struct uec_thread_data_tx { 2197737d5c6SDave Liu u8 res0[136]; 2207737d5c6SDave Liu } __attribute__ ((packed)) uec_thread_data_tx_t; 2217737d5c6SDave Liu 2227737d5c6SDave Liu /* Tx thread parameter, each Tx thread has one this struct. 2237737d5c6SDave Liu */ 2247737d5c6SDave Liu typedef struct uec_thread_tx_pram { 2257737d5c6SDave Liu u8 res0[64]; 2267737d5c6SDave Liu } __attribute__ ((packed)) uec_thread_tx_pram_t; 2277737d5c6SDave Liu 2287737d5c6SDave Liu /* Send queue queue-descriptor, each Tx queue has one this QD 2297737d5c6SDave Liu */ 2307737d5c6SDave Liu typedef struct uec_send_queue_qd { 2317737d5c6SDave Liu u32 bd_ring_base; /* pointer to BD ring base address */ 2327737d5c6SDave Liu u8 res0[0x8]; 2337737d5c6SDave Liu u32 last_bd_completed_address; /* last entry in BD ring */ 2347737d5c6SDave Liu u8 res1[0x30]; 2357737d5c6SDave Liu } __attribute__ ((packed)) uec_send_queue_qd_t; 2367737d5c6SDave Liu 2377737d5c6SDave Liu /* Send queue memory region */ 2387737d5c6SDave Liu typedef struct uec_send_queue_mem_region { 2397737d5c6SDave Liu uec_send_queue_qd_t sqqd[MAX_TX_QUEUES]; 2407737d5c6SDave Liu } __attribute__ ((packed)) uec_send_queue_mem_region_t; 2417737d5c6SDave Liu 2427737d5c6SDave Liu /* Scheduler struct 2437737d5c6SDave Liu */ 2447737d5c6SDave Liu typedef struct uec_scheduler { 2457737d5c6SDave Liu u16 cpucount0; /* CPU packet counter */ 2467737d5c6SDave Liu u16 cpucount1; /* CPU packet counter */ 2477737d5c6SDave Liu u16 cecount0; /* QE packet counter */ 2487737d5c6SDave Liu u16 cecount1; /* QE packet counter */ 2497737d5c6SDave Liu u16 cpucount2; /* CPU packet counter */ 2507737d5c6SDave Liu u16 cpucount3; /* CPU packet counter */ 2517737d5c6SDave Liu u16 cecount2; /* QE packet counter */ 2527737d5c6SDave Liu u16 cecount3; /* QE packet counter */ 2537737d5c6SDave Liu u16 cpucount4; /* CPU packet counter */ 2547737d5c6SDave Liu u16 cpucount5; /* CPU packet counter */ 2557737d5c6SDave Liu u16 cecount4; /* QE packet counter */ 2567737d5c6SDave Liu u16 cecount5; /* QE packet counter */ 2577737d5c6SDave Liu u16 cpucount6; /* CPU packet counter */ 2587737d5c6SDave Liu u16 cpucount7; /* CPU packet counter */ 2597737d5c6SDave Liu u16 cecount6; /* QE packet counter */ 2607737d5c6SDave Liu u16 cecount7; /* QE packet counter */ 2617737d5c6SDave Liu u32 weightstatus[MAX_TX_QUEUES]; /* accumulated weight factor */ 2627737d5c6SDave Liu u32 rtsrshadow; /* temporary variable handled by QE */ 2637737d5c6SDave Liu u32 time; /* temporary variable handled by QE */ 2647737d5c6SDave Liu u32 ttl; /* temporary variable handled by QE */ 2657737d5c6SDave Liu u32 mblinterval; /* max burst length interval */ 2667737d5c6SDave Liu u16 nortsrbytetime; /* normalized value of byte time in tsr units */ 2677737d5c6SDave Liu u8 fracsiz; 2687737d5c6SDave Liu u8 res0[1]; 2697737d5c6SDave Liu u8 strictpriorityq; /* Strict Priority Mask register */ 2707737d5c6SDave Liu u8 txasap; /* Transmit ASAP register */ 2717737d5c6SDave Liu u8 extrabw; /* Extra BandWidth register */ 2727737d5c6SDave Liu u8 oldwfqmask; /* temporary variable handled by QE */ 2737737d5c6SDave Liu u8 weightfactor[MAX_TX_QUEUES]; /**< weight factor for queues */ 2747737d5c6SDave Liu u32 minw; /* temporary variable handled by QE */ 2757737d5c6SDave Liu u8 res1[0x70-0x64]; 2767737d5c6SDave Liu } __attribute__ ((packed)) uec_scheduler_t; 2777737d5c6SDave Liu 2787737d5c6SDave Liu /* Tx firmware counters 2797737d5c6SDave Liu */ 2807737d5c6SDave Liu typedef struct uec_tx_firmware_statistics_pram { 2817737d5c6SDave Liu u32 sicoltx; /* single collision */ 2827737d5c6SDave Liu u32 mulcoltx; /* multiple collision */ 2837737d5c6SDave Liu u32 latecoltxfr; /* late collision */ 2847737d5c6SDave Liu u32 frabortduecol; /* frames aborted due to tx collision */ 2857737d5c6SDave Liu u32 frlostinmactxer; /* frames lost due to internal MAC error tx */ 2867737d5c6SDave Liu u32 carriersenseertx; /* carrier sense error */ 2877737d5c6SDave Liu u32 frtxok; /* frames transmitted OK */ 2887737d5c6SDave Liu u32 txfrexcessivedefer; 2897737d5c6SDave Liu u32 txpkts256; /* total packets(including bad) 256~511 B */ 2907737d5c6SDave Liu u32 txpkts512; /* total packets(including bad) 512~1023B */ 2917737d5c6SDave Liu u32 txpkts1024; /* total packets(including bad) 1024~1518B */ 2927737d5c6SDave Liu u32 txpktsjumbo; /* total packets(including bad) >1024 */ 2937737d5c6SDave Liu } __attribute__ ((packed)) uec_tx_firmware_statistics_pram_t; 2947737d5c6SDave Liu 2957737d5c6SDave Liu /* Tx global parameter table 2967737d5c6SDave Liu */ 2977737d5c6SDave Liu typedef struct uec_tx_global_pram { 2987737d5c6SDave Liu u16 temoder; 2997737d5c6SDave Liu u8 res0[0x38-0x02]; 3007737d5c6SDave Liu u32 sqptr; 3017737d5c6SDave Liu u32 schedulerbasepointer; 3027737d5c6SDave Liu u32 txrmonbaseptr; 3037737d5c6SDave Liu u32 tstate; 3047737d5c6SDave Liu u8 iphoffset[MAX_IPH_OFFSET_ENTRY]; 3057737d5c6SDave Liu u32 vtagtable[0x8]; 3067737d5c6SDave Liu u32 tqptr; 3077737d5c6SDave Liu u8 res2[0x80-0x74]; 3087737d5c6SDave Liu } __attribute__ ((packed)) uec_tx_global_pram_t; 3097737d5c6SDave Liu 3107737d5c6SDave Liu 3117737d5c6SDave Liu /****** Rx data struct collection ******/ 3127737d5c6SDave Liu /* Rx thread data, each Rx thread has one this struct. 3137737d5c6SDave Liu */ 3147737d5c6SDave Liu typedef struct uec_thread_data_rx { 3157737d5c6SDave Liu u8 res0[40]; 3167737d5c6SDave Liu } __attribute__ ((packed)) uec_thread_data_rx_t; 3177737d5c6SDave Liu 3187737d5c6SDave Liu /* Rx thread parameter, each Rx thread has one this struct. 3197737d5c6SDave Liu */ 3207737d5c6SDave Liu typedef struct uec_thread_rx_pram { 3217737d5c6SDave Liu u8 res0[128]; 3227737d5c6SDave Liu } __attribute__ ((packed)) uec_thread_rx_pram_t; 3237737d5c6SDave Liu 3247737d5c6SDave Liu /* Rx firmware counters 3257737d5c6SDave Liu */ 3267737d5c6SDave Liu typedef struct uec_rx_firmware_statistics_pram { 3277737d5c6SDave Liu u32 frrxfcser; /* frames with crc error */ 3287737d5c6SDave Liu u32 fraligner; /* frames with alignment error */ 3297737d5c6SDave Liu u32 inrangelenrxer; /* in range length error */ 3307737d5c6SDave Liu u32 outrangelenrxer; /* out of range length error */ 3317737d5c6SDave Liu u32 frtoolong; /* frame too long */ 3327737d5c6SDave Liu u32 runt; /* runt */ 3337737d5c6SDave Liu u32 verylongevent; /* very long event */ 3347737d5c6SDave Liu u32 symbolerror; /* symbol error */ 3357737d5c6SDave Liu u32 dropbsy; /* drop because of BD not ready */ 3367737d5c6SDave Liu u8 res0[0x8]; 3377737d5c6SDave Liu u32 mismatchdrop; /* drop because of MAC filtering */ 3387737d5c6SDave Liu u32 underpkts; /* total frames less than 64 octets */ 3397737d5c6SDave Liu u32 pkts256; /* total frames(including bad)256~511 B */ 3407737d5c6SDave Liu u32 pkts512; /* total frames(including bad)512~1023 B */ 3417737d5c6SDave Liu u32 pkts1024; /* total frames(including bad)1024~1518 B */ 3427737d5c6SDave Liu u32 pktsjumbo; /* total frames(including bad) >1024 B */ 3437737d5c6SDave Liu u32 frlossinmacer; 3447737d5c6SDave Liu u32 pausefr; /* pause frames */ 3457737d5c6SDave Liu u8 res1[0x4]; 3467737d5c6SDave Liu u32 removevlan; 3477737d5c6SDave Liu u32 replacevlan; 3487737d5c6SDave Liu u32 insertvlan; 3497737d5c6SDave Liu } __attribute__ ((packed)) uec_rx_firmware_statistics_pram_t; 3507737d5c6SDave Liu 3517737d5c6SDave Liu /* Rx interrupt coalescing entry, each Rx queue has one this entry. 3527737d5c6SDave Liu */ 3537737d5c6SDave Liu typedef struct uec_rx_interrupt_coalescing_entry { 3547737d5c6SDave Liu u32 maxvalue; 3557737d5c6SDave Liu u32 counter; 3567737d5c6SDave Liu } __attribute__ ((packed)) uec_rx_interrupt_coalescing_entry_t; 3577737d5c6SDave Liu 3587737d5c6SDave Liu typedef struct uec_rx_interrupt_coalescing_table { 3597737d5c6SDave Liu uec_rx_interrupt_coalescing_entry_t entry[MAX_RX_QUEUES]; 3607737d5c6SDave Liu } __attribute__ ((packed)) uec_rx_interrupt_coalescing_table_t; 3617737d5c6SDave Liu 3627737d5c6SDave Liu /* RxBD queue entry, each Rx queue has one this entry. 3637737d5c6SDave Liu */ 3647737d5c6SDave Liu typedef struct uec_rx_bd_queues_entry { 3657737d5c6SDave Liu u32 bdbaseptr; /* BD base pointer */ 3667737d5c6SDave Liu u32 bdptr; /* BD pointer */ 3677737d5c6SDave Liu u32 externalbdbaseptr; /* external BD base pointer */ 3687737d5c6SDave Liu u32 externalbdptr; /* external BD pointer */ 3697737d5c6SDave Liu } __attribute__ ((packed)) uec_rx_bd_queues_entry_t; 3707737d5c6SDave Liu 3717737d5c6SDave Liu /* Rx global paramter table 3727737d5c6SDave Liu */ 3737737d5c6SDave Liu typedef struct uec_rx_global_pram { 3747737d5c6SDave Liu u32 remoder; /* ethernet mode reg. */ 3757737d5c6SDave Liu u32 rqptr; /* base pointer to the Rx Queues */ 3767737d5c6SDave Liu u32 res0[0x1]; 3777737d5c6SDave Liu u8 res1[0x20-0xC]; 3787737d5c6SDave Liu u16 typeorlen; 3797737d5c6SDave Liu u8 res2[0x1]; 3807737d5c6SDave Liu u8 rxgstpack; /* ack on GRACEFUL STOP RX command */ 3817737d5c6SDave Liu u32 rxrmonbaseptr; /* Rx RMON statistics base */ 3827737d5c6SDave Liu u8 res3[0x30-0x28]; 3837737d5c6SDave Liu u32 intcoalescingptr; /* Interrupt coalescing table pointer */ 3847737d5c6SDave Liu u8 res4[0x36-0x34]; 3857737d5c6SDave Liu u8 rstate; 3867737d5c6SDave Liu u8 res5[0x46-0x37]; 3877737d5c6SDave Liu u16 mrblr; /* max receive buffer length reg. */ 3887737d5c6SDave Liu u32 rbdqptr; /* RxBD parameter table description */ 3897737d5c6SDave Liu u16 mflr; /* max frame length reg. */ 3907737d5c6SDave Liu u16 minflr; /* min frame length reg. */ 3917737d5c6SDave Liu u16 maxd1; /* max dma1 length reg. */ 3927737d5c6SDave Liu u16 maxd2; /* max dma2 length reg. */ 3937737d5c6SDave Liu u32 ecamptr; /* external CAM address */ 3947737d5c6SDave Liu u32 l2qt; /* VLAN priority mapping table. */ 3957737d5c6SDave Liu u32 l3qt[0x8]; /* IP priority mapping table. */ 3967737d5c6SDave Liu u16 vlantype; /* vlan type */ 3977737d5c6SDave Liu u16 vlantci; /* default vlan tci */ 3987737d5c6SDave Liu u8 addressfiltering[64];/* address filtering data structure */ 3997737d5c6SDave Liu u32 exfGlobalParam; /* extended filtering global parameters */ 4007737d5c6SDave Liu u8 res6[0x100-0xC4]; /* Initialize to zero */ 4017737d5c6SDave Liu } __attribute__ ((packed)) uec_rx_global_pram_t; 4027737d5c6SDave Liu 4037737d5c6SDave Liu #define GRACEFUL_STOP_ACKNOWLEDGE_RX 0x01 4047737d5c6SDave Liu 4057737d5c6SDave Liu 4067737d5c6SDave Liu /****** UEC common ******/ 4077737d5c6SDave Liu /* UCC statistics - hardware counters 4087737d5c6SDave Liu */ 4097737d5c6SDave Liu typedef struct uec_hardware_statistics { 4107737d5c6SDave Liu u32 tx64; 4117737d5c6SDave Liu u32 tx127; 4127737d5c6SDave Liu u32 tx255; 4137737d5c6SDave Liu u32 rx64; 4147737d5c6SDave Liu u32 rx127; 4157737d5c6SDave Liu u32 rx255; 4167737d5c6SDave Liu u32 txok; 4177737d5c6SDave Liu u16 txcf; 4187737d5c6SDave Liu u32 tmca; 4197737d5c6SDave Liu u32 tbca; 4207737d5c6SDave Liu u32 rxfok; 4217737d5c6SDave Liu u32 rxbok; 4227737d5c6SDave Liu u32 rbyt; 4237737d5c6SDave Liu u32 rmca; 4247737d5c6SDave Liu u32 rbca; 4257737d5c6SDave Liu } __attribute__ ((packed)) uec_hardware_statistics_t; 4267737d5c6SDave Liu 4277737d5c6SDave Liu /* InitEnet command parameter 4287737d5c6SDave Liu */ 4297737d5c6SDave Liu typedef struct uec_init_cmd_pram { 4307737d5c6SDave Liu u8 resinit0; 4317737d5c6SDave Liu u8 resinit1; 4327737d5c6SDave Liu u8 resinit2; 4337737d5c6SDave Liu u8 resinit3; 4347737d5c6SDave Liu u16 resinit4; 4357737d5c6SDave Liu u8 res1[0x1]; 4367737d5c6SDave Liu u8 largestexternallookupkeysize; 4377737d5c6SDave Liu u32 rgftgfrxglobal; 4387737d5c6SDave Liu u32 rxthread[MAX_ENET_INIT_PARAM_ENTRIES_RX]; /* rx threads */ 4397737d5c6SDave Liu u8 res2[0x38 - 0x30]; 4407737d5c6SDave Liu u32 txglobal; /* tx global */ 4417737d5c6SDave Liu u32 txthread[MAX_ENET_INIT_PARAM_ENTRIES_TX]; /* tx threads */ 4427737d5c6SDave Liu u8 res3[0x1]; 4437737d5c6SDave Liu } __attribute__ ((packed)) uec_init_cmd_pram_t; 4447737d5c6SDave Liu 4457737d5c6SDave Liu #define ENET_INIT_PARAM_RGF_SHIFT (32 - 4) 4467737d5c6SDave Liu #define ENET_INIT_PARAM_TGF_SHIFT (32 - 8) 4477737d5c6SDave Liu 4487737d5c6SDave Liu #define ENET_INIT_PARAM_RISC_MASK 0x0000003f 4497737d5c6SDave Liu #define ENET_INIT_PARAM_PTR_MASK 0x00ffffc0 4507737d5c6SDave Liu #define ENET_INIT_PARAM_SNUM_MASK 0xff000000 4517737d5c6SDave Liu #define ENET_INIT_PARAM_SNUM_SHIFT 24 4527737d5c6SDave Liu 4537737d5c6SDave Liu #define ENET_INIT_PARAM_MAGIC_RES_INIT0 0x06 4547737d5c6SDave Liu #define ENET_INIT_PARAM_MAGIC_RES_INIT1 0x30 4557737d5c6SDave Liu #define ENET_INIT_PARAM_MAGIC_RES_INIT2 0xff 4567737d5c6SDave Liu #define ENET_INIT_PARAM_MAGIC_RES_INIT3 0x00 4577737d5c6SDave Liu #define ENET_INIT_PARAM_MAGIC_RES_INIT4 0x0400 4587737d5c6SDave Liu 4597737d5c6SDave Liu /* structure representing 82xx Address Filtering Enet Address in PRAM 4607737d5c6SDave Liu */ 4617737d5c6SDave Liu typedef struct uec_82xx_enet_address { 4627737d5c6SDave Liu u8 res1[0x2]; 4637737d5c6SDave Liu u16 h; /* address (MSB) */ 4647737d5c6SDave Liu u16 m; /* address */ 4657737d5c6SDave Liu u16 l; /* address (LSB) */ 4667737d5c6SDave Liu } __attribute__ ((packed)) uec_82xx_enet_address_t; 4677737d5c6SDave Liu 4687737d5c6SDave Liu /* structure representing 82xx Address Filtering PRAM 4697737d5c6SDave Liu */ 4707737d5c6SDave Liu typedef struct uec_82xx_address_filtering_pram { 4717737d5c6SDave Liu u32 iaddr_h; /* individual address filter, high */ 4727737d5c6SDave Liu u32 iaddr_l; /* individual address filter, low */ 4737737d5c6SDave Liu u32 gaddr_h; /* group address filter, high */ 4747737d5c6SDave Liu u32 gaddr_l; /* group address filter, low */ 4757737d5c6SDave Liu uec_82xx_enet_address_t taddr; 4767737d5c6SDave Liu uec_82xx_enet_address_t paddr[4]; 4777737d5c6SDave Liu u8 res0[0x40-0x38]; 4787737d5c6SDave Liu } __attribute__ ((packed)) uec_82xx_address_filtering_pram_t; 4797737d5c6SDave Liu 4807737d5c6SDave Liu /* Buffer Descriptor 4817737d5c6SDave Liu */ 4827737d5c6SDave Liu typedef struct buffer_descriptor { 4837737d5c6SDave Liu u16 status; 4847737d5c6SDave Liu u16 len; 4857737d5c6SDave Liu u32 data; 4867737d5c6SDave Liu } __attribute__ ((packed)) qe_bd_t, *p_bd_t; 4877737d5c6SDave Liu 4887737d5c6SDave Liu #define SIZEOFBD sizeof(qe_bd_t) 4897737d5c6SDave Liu 4907737d5c6SDave Liu /* Common BD flags 4917737d5c6SDave Liu */ 4927737d5c6SDave Liu #define BD_WRAP 0x2000 4937737d5c6SDave Liu #define BD_INT 0x1000 4947737d5c6SDave Liu #define BD_LAST 0x0800 4957737d5c6SDave Liu #define BD_CLEAN 0x3000 4967737d5c6SDave Liu 4977737d5c6SDave Liu /* TxBD status flags 4987737d5c6SDave Liu */ 4997737d5c6SDave Liu #define TxBD_READY 0x8000 5007737d5c6SDave Liu #define TxBD_PADCRC 0x4000 5017737d5c6SDave Liu #define TxBD_WRAP BD_WRAP 5027737d5c6SDave Liu #define TxBD_INT BD_INT 5037737d5c6SDave Liu #define TxBD_LAST BD_LAST 5047737d5c6SDave Liu #define TxBD_TXCRC 0x0400 5057737d5c6SDave Liu #define TxBD_DEF 0x0200 5067737d5c6SDave Liu #define TxBD_PP 0x0100 5077737d5c6SDave Liu #define TxBD_LC 0x0080 5087737d5c6SDave Liu #define TxBD_RL 0x0040 5097737d5c6SDave Liu #define TxBD_RC 0x003C 5107737d5c6SDave Liu #define TxBD_UNDERRUN 0x0002 5117737d5c6SDave Liu #define TxBD_TRUNC 0x0001 5127737d5c6SDave Liu 5137737d5c6SDave Liu #define TxBD_ERROR (TxBD_UNDERRUN | TxBD_TRUNC) 5147737d5c6SDave Liu 5157737d5c6SDave Liu /* RxBD status flags 5167737d5c6SDave Liu */ 5177737d5c6SDave Liu #define RxBD_EMPTY 0x8000 5187737d5c6SDave Liu #define RxBD_OWNER 0x4000 5197737d5c6SDave Liu #define RxBD_WRAP BD_WRAP 5207737d5c6SDave Liu #define RxBD_INT BD_INT 5217737d5c6SDave Liu #define RxBD_LAST BD_LAST 5227737d5c6SDave Liu #define RxBD_FIRST 0x0400 5237737d5c6SDave Liu #define RxBD_CMR 0x0200 5247737d5c6SDave Liu #define RxBD_MISS 0x0100 5257737d5c6SDave Liu #define RxBD_BCAST 0x0080 5267737d5c6SDave Liu #define RxBD_MCAST 0x0040 5277737d5c6SDave Liu #define RxBD_LG 0x0020 5287737d5c6SDave Liu #define RxBD_NO 0x0010 5297737d5c6SDave Liu #define RxBD_SHORT 0x0008 5307737d5c6SDave Liu #define RxBD_CRCERR 0x0004 5317737d5c6SDave Liu #define RxBD_OVERRUN 0x0002 5327737d5c6SDave Liu #define RxBD_IPCH 0x0001 5337737d5c6SDave Liu 5347737d5c6SDave Liu #define RxBD_ERROR (RxBD_LG | RxBD_NO | RxBD_SHORT | \ 5357737d5c6SDave Liu RxBD_CRCERR | RxBD_OVERRUN) 5367737d5c6SDave Liu 5377737d5c6SDave Liu /* BD access macros 5387737d5c6SDave Liu */ 5397737d5c6SDave Liu #define BD_STATUS(_bd) (((p_bd_t)(_bd))->status) 5407737d5c6SDave Liu #define BD_STATUS_SET(_bd, _val) (((p_bd_t)(_bd))->status = _val) 5417737d5c6SDave Liu #define BD_LENGTH(_bd) (((p_bd_t)(_bd))->len) 5427737d5c6SDave Liu #define BD_LENGTH_SET(_bd, _val) (((p_bd_t)(_bd))->len = _val) 5437737d5c6SDave Liu #define BD_DATA_CLEAR(_bd) (((p_bd_t)(_bd))->data = 0) 5447737d5c6SDave Liu #define BD_IS_DATA(_bd) (((p_bd_t)(_bd))->data) 5457737d5c6SDave Liu #define BD_DATA(_bd) ((u8 *)(((p_bd_t)(_bd))->data)) 5467737d5c6SDave Liu #define BD_DATA_SET(_bd, _data) (((p_bd_t)(_bd))->data = (u32)(_data)) 5477737d5c6SDave Liu #define BD_ADVANCE(_bd,_status,_base) \ 5487737d5c6SDave Liu (((_status) & BD_WRAP) ? (_bd) = ((p_bd_t)(_base)) : ++(_bd)) 5497737d5c6SDave Liu 5507737d5c6SDave Liu /* Rx Prefetched BDs 5517737d5c6SDave Liu */ 5527737d5c6SDave Liu typedef struct uec_rx_prefetched_bds { 5537737d5c6SDave Liu qe_bd_t bd[MAX_PREFETCHED_BDS]; /* prefetched bd */ 5547737d5c6SDave Liu } __attribute__ ((packed)) uec_rx_prefetched_bds_t; 5557737d5c6SDave Liu 5567737d5c6SDave Liu /* Alignments 5577737d5c6SDave Liu */ 5587737d5c6SDave Liu #define UEC_RX_GLOBAL_PRAM_ALIGNMENT 64 5597737d5c6SDave Liu #define UEC_TX_GLOBAL_PRAM_ALIGNMENT 64 5607737d5c6SDave Liu #define UEC_THREAD_RX_PRAM_ALIGNMENT 128 5617737d5c6SDave Liu #define UEC_THREAD_TX_PRAM_ALIGNMENT 64 5627737d5c6SDave Liu #define UEC_THREAD_DATA_ALIGNMENT 256 5637737d5c6SDave Liu #define UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT 32 5647737d5c6SDave Liu #define UEC_SCHEDULER_ALIGNMENT 4 5657737d5c6SDave Liu #define UEC_TX_STATISTICS_ALIGNMENT 4 5667737d5c6SDave Liu #define UEC_RX_STATISTICS_ALIGNMENT 4 5677737d5c6SDave Liu #define UEC_RX_INTERRUPT_COALESCING_ALIGNMENT 4 5687737d5c6SDave Liu #define UEC_RX_BD_QUEUES_ALIGNMENT 8 5697737d5c6SDave Liu #define UEC_RX_PREFETCHED_BDS_ALIGNMENT 128 5707737d5c6SDave Liu #define UEC_RX_EXTENDED_FILTERING_GLOBAL_PARAMETERS_ALIGNMENT 4 5717737d5c6SDave Liu #define UEC_RX_BD_RING_ALIGNMENT 32 5727737d5c6SDave Liu #define UEC_TX_BD_RING_ALIGNMENT 32 5737737d5c6SDave Liu #define UEC_MRBLR_ALIGNMENT 128 5747737d5c6SDave Liu #define UEC_RX_BD_RING_SIZE_ALIGNMENT 4 5757737d5c6SDave Liu #define UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT 32 5767737d5c6SDave Liu #define UEC_RX_DATA_BUF_ALIGNMENT 64 5777737d5c6SDave Liu 5787737d5c6SDave Liu #define UEC_VLAN_PRIORITY_MAX 8 5797737d5c6SDave Liu #define UEC_IP_PRIORITY_MAX 64 5807737d5c6SDave Liu #define UEC_TX_VTAG_TABLE_ENTRY_MAX 8 5817737d5c6SDave Liu #define UEC_RX_BD_RING_SIZE_MIN 8 5827737d5c6SDave Liu #define UEC_TX_BD_RING_SIZE_MIN 2 5837737d5c6SDave Liu 5847737d5c6SDave Liu /* Ethernet speed 5857737d5c6SDave Liu */ 5867737d5c6SDave Liu typedef enum enet_speed { 5877737d5c6SDave Liu ENET_SPEED_10BT, /* 10 Base T */ 5887737d5c6SDave Liu ENET_SPEED_100BT, /* 100 Base T */ 5897737d5c6SDave Liu ENET_SPEED_1000BT /* 1000 Base T */ 5907737d5c6SDave Liu } enet_speed_e; 5917737d5c6SDave Liu 5927737d5c6SDave Liu /* Ethernet Address Type. 5937737d5c6SDave Liu */ 5947737d5c6SDave Liu typedef enum enet_addr_type { 5957737d5c6SDave Liu ENET_ADDR_TYPE_INDIVIDUAL, 5967737d5c6SDave Liu ENET_ADDR_TYPE_GROUP, 5977737d5c6SDave Liu ENET_ADDR_TYPE_BROADCAST 5987737d5c6SDave Liu } enet_addr_type_e; 5997737d5c6SDave Liu 6007737d5c6SDave Liu /* TBI / MII Set Register 6017737d5c6SDave Liu */ 6027737d5c6SDave Liu typedef enum enet_tbi_mii_reg { 6037737d5c6SDave Liu ENET_TBI_MII_CR = 0x00, 6047737d5c6SDave Liu ENET_TBI_MII_SR = 0x01, 6057737d5c6SDave Liu ENET_TBI_MII_ANA = 0x04, 6067737d5c6SDave Liu ENET_TBI_MII_ANLPBPA = 0x05, 6077737d5c6SDave Liu ENET_TBI_MII_ANEX = 0x06, 6087737d5c6SDave Liu ENET_TBI_MII_ANNPT = 0x07, 6097737d5c6SDave Liu ENET_TBI_MII_ANLPANP = 0x08, 6107737d5c6SDave Liu ENET_TBI_MII_EXST = 0x0F, 6117737d5c6SDave Liu ENET_TBI_MII_JD = 0x10, 6127737d5c6SDave Liu ENET_TBI_MII_TBICON = 0x11 6137737d5c6SDave Liu } enet_tbi_mii_reg_e; 6147737d5c6SDave Liu 615e8efef7cSHaiying Wang /* TBI MDIO register bit fields*/ 616e8efef7cSHaiying Wang #define TBICON_CLK_SELECT 0x0020 617e8efef7cSHaiying Wang #define TBIANA_ASYMMETRIC_PAUSE 0x0100 618e8efef7cSHaiying Wang #define TBIANA_SYMMETRIC_PAUSE 0x0080 619e8efef7cSHaiying Wang #define TBIANA_HALF_DUPLEX 0x0040 620e8efef7cSHaiying Wang #define TBIANA_FULL_DUPLEX 0x0020 621e8efef7cSHaiying Wang #define TBICR_PHY_RESET 0x8000 622e8efef7cSHaiying Wang #define TBICR_ANEG_ENABLE 0x1000 623e8efef7cSHaiying Wang #define TBICR_RESTART_ANEG 0x0200 624e8efef7cSHaiying Wang #define TBICR_FULL_DUPLEX 0x0100 625e8efef7cSHaiying Wang #define TBICR_SPEED1_SET 0x0040 626e8efef7cSHaiying Wang 627e8efef7cSHaiying Wang #define TBIANA_SETTINGS ( \ 628e8efef7cSHaiying Wang TBIANA_ASYMMETRIC_PAUSE \ 629e8efef7cSHaiying Wang | TBIANA_SYMMETRIC_PAUSE \ 630e8efef7cSHaiying Wang | TBIANA_FULL_DUPLEX \ 631e8efef7cSHaiying Wang ) 632e8efef7cSHaiying Wang 633e8efef7cSHaiying Wang #define TBICR_SETTINGS ( \ 634e8efef7cSHaiying Wang TBICR_PHY_RESET \ 635e8efef7cSHaiying Wang | TBICR_ANEG_ENABLE \ 636e8efef7cSHaiying Wang | TBICR_FULL_DUPLEX \ 637e8efef7cSHaiying Wang | TBICR_SPEED1_SET \ 638e8efef7cSHaiying Wang ) 639e8efef7cSHaiying Wang 6407737d5c6SDave Liu /* UEC number of threads 6417737d5c6SDave Liu */ 6427737d5c6SDave Liu typedef enum uec_num_of_threads { 6437737d5c6SDave Liu UEC_NUM_OF_THREADS_1 = 0x1, /* 1 */ 6447737d5c6SDave Liu UEC_NUM_OF_THREADS_2 = 0x2, /* 2 */ 6457737d5c6SDave Liu UEC_NUM_OF_THREADS_4 = 0x0, /* 4 */ 6467737d5c6SDave Liu UEC_NUM_OF_THREADS_6 = 0x3, /* 6 */ 6477737d5c6SDave Liu UEC_NUM_OF_THREADS_8 = 0x4 /* 8 */ 6487737d5c6SDave Liu } uec_num_of_threads_e; 6497737d5c6SDave Liu 6507737d5c6SDave Liu /* UEC initialization info struct 6517737d5c6SDave Liu */ 6528e55258fSHaiying Wang #define STD_UEC_INFO(num) \ 6538e55258fSHaiying Wang { \ 6548e55258fSHaiying Wang .uf_info = { \ 6558e55258fSHaiying Wang .ucc_num = CONFIG_SYS_UEC##num##_UCC_NUM,\ 6568e55258fSHaiying Wang .rx_clock = CONFIG_SYS_UEC##num##_RX_CLK, \ 6578e55258fSHaiying Wang .tx_clock = CONFIG_SYS_UEC##num##_TX_CLK, \ 6588e55258fSHaiying Wang .eth_type = CONFIG_SYS_UEC##num##_ETH_TYPE,\ 6598e55258fSHaiying Wang }, \ 6608e55258fSHaiying Wang .num_threads_tx = UEC_NUM_OF_THREADS_1, \ 6618e55258fSHaiying Wang .num_threads_rx = UEC_NUM_OF_THREADS_1, \ 6628e55258fSHaiying Wang .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, \ 6638e55258fSHaiying Wang .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, \ 6648e55258fSHaiying Wang .tx_bd_ring_len = 16, \ 6658e55258fSHaiying Wang .rx_bd_ring_len = 16, \ 6668e55258fSHaiying Wang .phy_address = CONFIG_SYS_UEC##num##_PHY_ADDR, \ 667582c55a0SHeiko Schocher .enet_interface_type = CONFIG_SYS_UEC##num##_INTERFACE_TYPE, \ 668582c55a0SHeiko Schocher .speed = CONFIG_SYS_UEC##num##_INTERFACE_SPEED, \ 6698e55258fSHaiying Wang } 6708e55258fSHaiying Wang 6717737d5c6SDave Liu typedef struct uec_info { 6727737d5c6SDave Liu ucc_fast_info_t uf_info; 6737737d5c6SDave Liu uec_num_of_threads_e num_threads_tx; 6747737d5c6SDave Liu uec_num_of_threads_e num_threads_rx; 6757211fbfaSHaiying Wang unsigned int risc_tx; 6767211fbfaSHaiying Wang unsigned int risc_rx; 6777737d5c6SDave Liu u16 rx_bd_ring_len; 6787737d5c6SDave Liu u16 tx_bd_ring_len; 6797737d5c6SDave Liu u8 phy_address; 680865ff856SAndy Fleming phy_interface_t enet_interface_type; 681582c55a0SHeiko Schocher int speed; 6827737d5c6SDave Liu } uec_info_t; 6837737d5c6SDave Liu 6847737d5c6SDave Liu /* UEC driver initialized info 6857737d5c6SDave Liu */ 6867737d5c6SDave Liu #define MAX_RXBUF_LEN 1536 6877737d5c6SDave Liu #define MAX_FRAME_LEN 1518 6887737d5c6SDave Liu #define MIN_FRAME_LEN 64 6897737d5c6SDave Liu #define MAX_DMA1_LEN 1520 6907737d5c6SDave Liu #define MAX_DMA2_LEN 1520 6917737d5c6SDave Liu 6927737d5c6SDave Liu /* UEC driver private struct 6937737d5c6SDave Liu */ 6947737d5c6SDave Liu typedef struct uec_private { 6957737d5c6SDave Liu uec_info_t *uec_info; 6967737d5c6SDave Liu ucc_fast_private_t *uccf; 6977737d5c6SDave Liu struct eth_device *dev; 6987737d5c6SDave Liu uec_t *uec_regs; 699da9d4610SAndy Fleming uec_mii_t *uec_mii_regs; 7007737d5c6SDave Liu /* enet init command parameter */ 7017737d5c6SDave Liu uec_init_cmd_pram_t *p_init_enet_param; 7027737d5c6SDave Liu u32 init_enet_param_offset; 7037737d5c6SDave Liu /* Rx and Tx paramter */ 7047737d5c6SDave Liu uec_rx_global_pram_t *p_rx_glbl_pram; 7057737d5c6SDave Liu u32 rx_glbl_pram_offset; 7067737d5c6SDave Liu uec_tx_global_pram_t *p_tx_glbl_pram; 7077737d5c6SDave Liu u32 tx_glbl_pram_offset; 7087737d5c6SDave Liu uec_send_queue_mem_region_t *p_send_q_mem_reg; 7097737d5c6SDave Liu u32 send_q_mem_reg_offset; 7107737d5c6SDave Liu uec_thread_data_tx_t *p_thread_data_tx; 7117737d5c6SDave Liu u32 thread_dat_tx_offset; 7127737d5c6SDave Liu uec_thread_data_rx_t *p_thread_data_rx; 7137737d5c6SDave Liu u32 thread_dat_rx_offset; 7147737d5c6SDave Liu uec_rx_bd_queues_entry_t *p_rx_bd_qs_tbl; 7157737d5c6SDave Liu u32 rx_bd_qs_tbl_offset; 7167737d5c6SDave Liu /* BDs specific */ 7177737d5c6SDave Liu u8 *p_tx_bd_ring; 7187737d5c6SDave Liu u32 tx_bd_ring_offset; 7197737d5c6SDave Liu u8 *p_rx_bd_ring; 7207737d5c6SDave Liu u32 rx_bd_ring_offset; 7217737d5c6SDave Liu u8 *p_rx_buf; 7227737d5c6SDave Liu u32 rx_buf_offset; 7237737d5c6SDave Liu volatile qe_bd_t *txBd; 7247737d5c6SDave Liu volatile qe_bd_t *rxBd; 7257737d5c6SDave Liu /* Status */ 7267737d5c6SDave Liu int mac_tx_enabled; 7277737d5c6SDave Liu int mac_rx_enabled; 7287737d5c6SDave Liu int grace_stopped_tx; 7297737d5c6SDave Liu int grace_stopped_rx; 7307737d5c6SDave Liu int the_first_run; 7317737d5c6SDave Liu /* PHY specific */ 7327737d5c6SDave Liu struct uec_mii_info *mii_info; 7337737d5c6SDave Liu int oldspeed; 7347737d5c6SDave Liu int oldduplex; 7357737d5c6SDave Liu int oldlink; 7367737d5c6SDave Liu } uec_private_t; 7377737d5c6SDave Liu 7388e55258fSHaiying Wang int uec_initialize(bd_t *bis, uec_info_t *uec_info); 7398e55258fSHaiying Wang int uec_eth_init(bd_t *bis, uec_info_t *uecs, int num); 7408e55258fSHaiying Wang int uec_standard_init(bd_t *bis); 7417737d5c6SDave Liu #endif /* __UEC_H__ */ 742