1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
27429b962SSimon Glass /*
37429b962SSimon Glass * Copyright 2016 Google Inc.
47429b962SSimon Glass */
57429b962SSimon Glass
67429b962SSimon Glass #include <common.h>
77429b962SSimon Glass #include <dm.h>
87429b962SSimon Glass #include <pwm.h>
97429b962SSimon Glass #include <asm/io.h>
107429b962SSimon Glass #include <asm/arch/clock.h>
117429b962SSimon Glass #include <asm/arch/pwm.h>
127429b962SSimon Glass
137429b962SSimon Glass struct tegra_pwm_priv {
147429b962SSimon Glass struct pwm_ctlr *regs;
157429b962SSimon Glass };
167429b962SSimon Glass
tegra_pwm_set_config(struct udevice * dev,uint channel,uint period_ns,uint duty_ns)177429b962SSimon Glass static int tegra_pwm_set_config(struct udevice *dev, uint channel,
187429b962SSimon Glass uint period_ns, uint duty_ns)
197429b962SSimon Glass {
207429b962SSimon Glass struct tegra_pwm_priv *priv = dev_get_priv(dev);
217429b962SSimon Glass struct pwm_ctlr *regs = priv->regs;
227429b962SSimon Glass uint pulse_width;
237429b962SSimon Glass u32 reg;
247429b962SSimon Glass
257429b962SSimon Glass if (channel >= 4)
267429b962SSimon Glass return -EINVAL;
277429b962SSimon Glass debug("%s: Configure '%s' channel %u\n", __func__, dev->name, channel);
287429b962SSimon Glass /* We ignore the period here and just use 32KHz */
297429b962SSimon Glass clock_start_periph_pll(PERIPH_ID_PWM, CLOCK_ID_SFROM32KHZ, 32768);
307429b962SSimon Glass
317429b962SSimon Glass pulse_width = duty_ns * 255 / period_ns;
327429b962SSimon Glass
337429b962SSimon Glass reg = pulse_width << PWM_WIDTH_SHIFT;
347429b962SSimon Glass reg |= 1 << PWM_DIVIDER_SHIFT;
357429b962SSimon Glass writel(reg, ®s[channel].control);
367429b962SSimon Glass debug("%s: pulse_width=%u\n", __func__, pulse_width);
377429b962SSimon Glass
387429b962SSimon Glass return 0;
397429b962SSimon Glass }
407429b962SSimon Glass
tegra_pwm_set_enable(struct udevice * dev,uint channel,bool enable)417429b962SSimon Glass static int tegra_pwm_set_enable(struct udevice *dev, uint channel, bool enable)
427429b962SSimon Glass {
437429b962SSimon Glass struct tegra_pwm_priv *priv = dev_get_priv(dev);
447429b962SSimon Glass struct pwm_ctlr *regs = priv->regs;
457429b962SSimon Glass
467429b962SSimon Glass if (channel >= 4)
477429b962SSimon Glass return -EINVAL;
487429b962SSimon Glass debug("%s: Enable '%s' channel %u\n", __func__, dev->name, channel);
497429b962SSimon Glass clrsetbits_le32(®s[channel].control, PWM_ENABLE_MASK,
507429b962SSimon Glass enable ? PWM_ENABLE_MASK : 0);
517429b962SSimon Glass
527429b962SSimon Glass return 0;
537429b962SSimon Glass }
547429b962SSimon Glass
tegra_pwm_ofdata_to_platdata(struct udevice * dev)557429b962SSimon Glass static int tegra_pwm_ofdata_to_platdata(struct udevice *dev)
567429b962SSimon Glass {
577429b962SSimon Glass struct tegra_pwm_priv *priv = dev_get_priv(dev);
587429b962SSimon Glass
594b0f21cfSSimon Glass priv->regs = (struct pwm_ctlr *)dev_read_addr(dev);
607429b962SSimon Glass
617429b962SSimon Glass return 0;
627429b962SSimon Glass }
637429b962SSimon Glass
647429b962SSimon Glass static const struct pwm_ops tegra_pwm_ops = {
657429b962SSimon Glass .set_config = tegra_pwm_set_config,
667429b962SSimon Glass .set_enable = tegra_pwm_set_enable,
677429b962SSimon Glass };
687429b962SSimon Glass
697429b962SSimon Glass static const struct udevice_id tegra_pwm_ids[] = {
707429b962SSimon Glass { .compatible = "nvidia,tegra124-pwm" },
717429b962SSimon Glass { .compatible = "nvidia,tegra20-pwm" },
727429b962SSimon Glass { }
737429b962SSimon Glass };
747429b962SSimon Glass
757429b962SSimon Glass U_BOOT_DRIVER(tegra_pwm) = {
767429b962SSimon Glass .name = "tegra_pwm",
777429b962SSimon Glass .id = UCLASS_PWM,
787429b962SSimon Glass .of_match = tegra_pwm_ids,
797429b962SSimon Glass .ops = &tegra_pwm_ops,
807429b962SSimon Glass .ofdata_to_platdata = tegra_pwm_ofdata_to_platdata,
817429b962SSimon Glass .priv_auto_alloc_size = sizeof(struct tegra_pwm_priv),
827429b962SSimon Glass };
83